Mixed-signal verification methods for multi-power mixed-signal System-on-Chip (SoC) design

Chao Liang
{"title":"Mixed-signal verification methods for multi-power mixed-signal System-on-Chip (SoC) design","authors":"Chao Liang","doi":"10.1109/ASICON.2013.6812042","DOIUrl":null,"url":null,"abstract":"Mixed-signal design becomes more and more popular nowadays because designers are required to quickly integrate IPs, control blocks, functional blocks, and analog modules together and run through the design flow to tape out in short time. Given that the latest designs are becoming more and more complex, the increasing physical effects in advanced process nodes, and request for shorter time to market, a fast and accurate design flow will be critical to ensure the success of the project. This paper will briefly describe various mixed signal verification methods used at Freescale Kinetis MCU which include behavior modeling, AMS validation, connectivity verification, mixed-signal Verification IP (VIP), multi-power verification, SoC transistor level simulation and mixed signal functional coverage. Engineering results are discussed to demonstrate the effectiveness of those methods.","PeriodicalId":150654,"journal":{"name":"2013 IEEE 10th International Conference on ASIC","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE 10th International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASICON.2013.6812042","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12

Abstract

Mixed-signal design becomes more and more popular nowadays because designers are required to quickly integrate IPs, control blocks, functional blocks, and analog modules together and run through the design flow to tape out in short time. Given that the latest designs are becoming more and more complex, the increasing physical effects in advanced process nodes, and request for shorter time to market, a fast and accurate design flow will be critical to ensure the success of the project. This paper will briefly describe various mixed signal verification methods used at Freescale Kinetis MCU which include behavior modeling, AMS validation, connectivity verification, mixed-signal Verification IP (VIP), multi-power verification, SoC transistor level simulation and mixed signal functional coverage. Engineering results are discussed to demonstrate the effectiveness of those methods.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
多功率混合信号片上系统(SoC)设计中的混合信号验证方法
混合信号设计越来越受欢迎,因为设计人员需要快速集成ip,控制块,功能块和模拟模块,并在短时间内运行设计流程。考虑到最新的设计变得越来越复杂,先进工艺节点的物理效应越来越大,并且要求更短的上市时间,快速准确的设计流程将是确保项目成功的关键。本文将简要介绍飞思卡尔Kinetis MCU中使用的各种混合信号验证方法,包括行为建模,AMS验证,连接性验证,混合信号验证IP (VIP),多电源验证,SoC晶体管级仿真和混合信号功能覆盖。工程结果证明了这些方法的有效性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Enhanced error correction against multiple-bit-upset based on BCH code for SRAM An area-efficient implementation of ΣΔ ADC multistage decimation filter A single branch charge pump without overstress for RFID tag Networking industry trends in ESD protection for high speed IOs Design and analysis of nano-scale bulk FinFETs
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1