A 10Gb/s inductorless quarter-rate clock and data recovery circuit in 0.13um CMOS

Chang-Lin Hsieh, Hong-Lin Chu, Shen-Iuan Liu
{"title":"A 10Gb/s inductorless quarter-rate clock and data recovery circuit in 0.13um CMOS","authors":"Chang-Lin Hsieh, Hong-Lin Chu, Shen-Iuan Liu","doi":"10.1109/ASSCC.2009.5357217","DOIUrl":null,"url":null,"abstract":"A 10Gb/s inductorless quarter-rate clock and data recovery (CDR) circuit is presented. In this CDR circuit, a triggering generator is proposed to realize the quarter-rate operation. Owing to the quarter-rate operation and the absence of inductors, this CDR circuit achieves low power consumption and small area simultaneously. This 10Gb/s quarter-rate CDR circuit has been fabricated in a 0.13um CMOS process. It recovers the data and clock within 5 bits. The measured peak-to-peak jitter of the recovered data and clock is 32.22ps and 30.7ps, respectively. The chip area including a PLL and a dummy GVCO is 0.2mm2. This CDR circuit consumes 122.5mW excluding output buffers from a supply voltage of 1.5V.","PeriodicalId":263023,"journal":{"name":"2009 IEEE Asian Solid-State Circuits Conference","volume":"18 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-12-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 IEEE Asian Solid-State Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASSCC.2009.5357217","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

A 10Gb/s inductorless quarter-rate clock and data recovery (CDR) circuit is presented. In this CDR circuit, a triggering generator is proposed to realize the quarter-rate operation. Owing to the quarter-rate operation and the absence of inductors, this CDR circuit achieves low power consumption and small area simultaneously. This 10Gb/s quarter-rate CDR circuit has been fabricated in a 0.13um CMOS process. It recovers the data and clock within 5 bits. The measured peak-to-peak jitter of the recovered data and clock is 32.22ps and 30.7ps, respectively. The chip area including a PLL and a dummy GVCO is 0.2mm2. This CDR circuit consumes 122.5mW excluding output buffers from a supply voltage of 1.5V.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一个10Gb/s无电感四分之一速率时钟和数据恢复电路在0.13um CMOS
提出了一种10Gb/s无电感四分之一速率时钟和数据恢复(CDR)电路。在CDR电路中,提出了一个触发发生器来实现四分之一速率操作。由于该CDR电路采用四分之一速率运算,并且没有电感,因此可以同时实现低功耗和小面积。该10Gb/s四分之一速率CDR电路已在0.13um CMOS工艺中制造。它恢复数据和时钟在5位以内。测量到的恢复数据和时钟的峰间抖动分别为32.22ps和30.7ps。包括锁相环和虚拟GVCO的芯片面积为0.2mm2。该CDR电路消耗122.5mW,不包括来自1.5V电源电压的输出缓冲器。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A rate-controllable near-lossless data compression IP for HDTV decoder LSI in 65nm CMOS An accurate current reference using temperature and process compensation current mirror A charge pump current missmatch calibration technique for ΔΣ fractional-N PLLs in 0.18-μm CMOS A real-time ECG QRS detection ASIC based on wavelet multiscale analysis A 1.8dB NF 300mW SiP for 2.6GHz diversity S-DMB application
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1