A CMOS third order ΔΣ modulator with inverter-based integrators

Jeong H. Choi, K. Yoon
{"title":"A CMOS third order ΔΣ modulator with inverter-based integrators","authors":"Jeong H. Choi, K. Yoon","doi":"10.1109/SOCC.2017.8226025","DOIUrl":null,"url":null,"abstract":"This paper presents a CMOS third order ΔΣ modulator with inverter-based integrators for low power audio signal processing application. In order to minimize the power consumption of the proposed modulator, the inverters embedded into integrators and an analog adder operating in the subthreshold region were implemented on an 180nm CMOS technology with digital and analog power supply of 1.8V and 0.8V, respectively. The measurement results demonstrated ENOB of 13.1bit, DR of 86.1dB, total power dissipation of 92uW, and FOM(walden) of 260 fJ/step at sampling frequency of 2.56 MHz and input signal frequency of 2.5kHz.","PeriodicalId":366264,"journal":{"name":"2017 30th IEEE International System-on-Chip Conference (SOCC)","volume":"5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 30th IEEE International System-on-Chip Conference (SOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOCC.2017.8226025","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper presents a CMOS third order ΔΣ modulator with inverter-based integrators for low power audio signal processing application. In order to minimize the power consumption of the proposed modulator, the inverters embedded into integrators and an analog adder operating in the subthreshold region were implemented on an 180nm CMOS technology with digital and analog power supply of 1.8V and 0.8V, respectively. The measurement results demonstrated ENOB of 13.1bit, DR of 86.1dB, total power dissipation of 92uW, and FOM(walden) of 260 fJ/step at sampling frequency of 2.56 MHz and input signal frequency of 2.5kHz.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一个CMOS三阶ΔΣ调制器与基于逆变器的积分器
本文提出了一种基于逆变器积分器的CMOS三阶ΔΣ调制器,用于低功率音频信号处理。为了最大限度地降低所提出的调制器的功耗,逆变器嵌入到积分器和模拟加法器中,工作在亚阈值区域,采用180nm CMOS技术,数字和模拟电源分别为1.8V和0.8V。测量结果表明,在采样频率为2.56 MHz,输入信号频率为2.5kHz时,ENOB为13.1bit, DR为86.1dB,总功耗为92uW, FOM(walden)为260 fJ/step。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Content-aware line-based power modeling methodology for image signal processor Power and area evaluation of a fault-tolerant network-on-chip A low-pass continuous-time delta-sigma interface circuit for wideband MEMS gyroscope readout ASIC Lithography hotspot detection: From shallow to deep learning The path to global connectivity — Wireless communication enters the next generation
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1