A 1GS/s low-power low-kickback noise comparator in CMOS process

Ali Baradaranrezaeii, Roozbeh Abdollahi, K. Hadidi, A. Khoei
{"title":"A 1GS/s low-power low-kickback noise comparator in CMOS process","authors":"Ali Baradaranrezaeii, Roozbeh Abdollahi, K. Hadidi, A. Khoei","doi":"10.1109/ECCTD.2011.6043288","DOIUrl":null,"url":null,"abstract":"A high speed comparator based on a high DC-gain folded-cascode amplifier is presented. Four switches rearrange the structure to speed up the comparison process and prevent kickback noise with a simple set of controlling signals. The circuit is a rail-to-rail folded-cascode amplifier during reset/evaluation period which transforms into two back-to-back inverters during the latch period to speed up the settling. The reset and the evaluation sequences are merged due to the special structure presented. This means that higher speed is achieved while reset time can be increased to erase the previous data completely. The comparator has been simulated in different conditions such as: temperature fluctuation, variations in process corners, power supply noise of 250mVp-p, clock skew of 80ps and applying the input signal in the most critical case. Results confirm that 1GS/s with 6-bit resolution is achieved for 1.6Vp-p and 10mV offset voltage while the power consumption is about 1mW. The most of the power supply noise is rejected while kickback noise and clock feed-through is reduced as well. Using the minimum size devices leads to a compact layout and die size of about 250(µm)2.","PeriodicalId":126960,"journal":{"name":"2011 20th European Conference on Circuit Theory and Design (ECCTD)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-10-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"17","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 20th European Conference on Circuit Theory and Design (ECCTD)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ECCTD.2011.6043288","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 17

Abstract

A high speed comparator based on a high DC-gain folded-cascode amplifier is presented. Four switches rearrange the structure to speed up the comparison process and prevent kickback noise with a simple set of controlling signals. The circuit is a rail-to-rail folded-cascode amplifier during reset/evaluation period which transforms into two back-to-back inverters during the latch period to speed up the settling. The reset and the evaluation sequences are merged due to the special structure presented. This means that higher speed is achieved while reset time can be increased to erase the previous data completely. The comparator has been simulated in different conditions such as: temperature fluctuation, variations in process corners, power supply noise of 250mVp-p, clock skew of 80ps and applying the input signal in the most critical case. Results confirm that 1GS/s with 6-bit resolution is achieved for 1.6Vp-p and 10mV offset voltage while the power consumption is about 1mW. The most of the power supply noise is rejected while kickback noise and clock feed-through is reduced as well. Using the minimum size devices leads to a compact layout and die size of about 250(µm)2.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
CMOS工艺中1GS/s低功耗低反扰噪声比较器
提出了一种基于高直流增益折叠级联放大器的高速比较器。四个开关重新排列结构,以加快比较过程,防止反踢噪声与一组简单的控制信号。该电路在复位/评估期间为轨对轨折叠级联放大器,在锁存期间转换为两个背靠背逆变器,以加快稳定速度。由于所提出的特殊结构,将复位序列和求值序列合并在一起。这意味着可以实现更高的速度,同时可以增加重置时间以完全擦除以前的数据。该比较器在温度波动、工艺转角变化、电源噪声250mVp-p、时钟偏差80ps以及在最关键情况下应用输入信号等不同条件下进行了仿真。结果表明,在1.6Vp-p和10mV偏置电压下,功耗约为1mW,分辨率为1GS/s,分辨率为6位。大部分电源噪声被抑制,同时反扰噪声和时钟馈通也被降低。使用最小尺寸的器件导致紧凑的布局和模具尺寸约为250(µm)2。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Decade bandwidth single and cascaded travelling wave medium power amplifiers using sige hbts Hilbert transform by divide-and-conquer piecewise linear approximation Analysis and design of an array of two differential oscillators coupled through a resistive network Impact of NMOS/PMOS imbalance in Ultra-Low Voltage CMOS standard cells Utilization of distortion contribution analysis
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1