Analysis and Implementation of Parallel Low-Complexity Motion Estimation

L. Subramanian, H. Chandrababu, P. Moorthy, M. Kannan
{"title":"Analysis and Implementation of Parallel Low-Complexity Motion Estimation","authors":"L. Subramanian, H. Chandrababu, P. Moorthy, M. Kannan","doi":"10.1109/ICSCN.2007.350744","DOIUrl":null,"url":null,"abstract":"This paper proposes a parallel architecture for motion estimation using the enhanced successive elimination (Enhanced SE) algorithm. The basic idea of this algorithm is to estimate the motion of an object by eliminating repeated access of search blocks, intense storage and computation, for all search blocks, thereby reducing power. Therefore, a parallel architecture employing this algorithm is more energy efficient as it is not as computation intensive as other block matching algorithms. Further, an architecture is used that prevents redundant memory accesses. The simulation and synthesis were carried out using Cadence tools, NcSim and RTL Compiler respectively, with 90 nm libraries. Low power, Multi VT and DFT flows have been executed. Logic equivalence has also been checked","PeriodicalId":257948,"journal":{"name":"2007 International Conference on Signal Processing, Communications and Networking","volume":"14 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-11-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 International Conference on Signal Processing, Communications and Networking","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSCN.2007.350744","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper proposes a parallel architecture for motion estimation using the enhanced successive elimination (Enhanced SE) algorithm. The basic idea of this algorithm is to estimate the motion of an object by eliminating repeated access of search blocks, intense storage and computation, for all search blocks, thereby reducing power. Therefore, a parallel architecture employing this algorithm is more energy efficient as it is not as computation intensive as other block matching algorithms. Further, an architecture is used that prevents redundant memory accesses. The simulation and synthesis were carried out using Cadence tools, NcSim and RTL Compiler respectively, with 90 nm libraries. Low power, Multi VT and DFT flows have been executed. Logic equivalence has also been checked
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
并行低复杂度运动估计的分析与实现
提出了一种基于增强逐次消去算法的运动估计并行结构。该算法的基本思想是通过消除对所有搜索块的重复访问、密集的存储和计算来估计目标的运动,从而降低功耗。因此,采用该算法的并行架构具有更高的能源效率,因为它不像其他块匹配算法那样需要大量的计算。此外,还使用了防止冗余内存访问的体系结构。分别使用Cadence工具、NcSim和RTL编译器,采用90 nm库进行仿真和合成。低功率,多VT和DFT流程已经执行。逻辑等价性也得到了检验
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Multilayer Perceptron Neural Network Architecture using VHDL with Combinational Logic Sigmoid Function A Service Time Error Based Scheduling Algorithm for a Computational Grid ASIC Architecture for Implementing Blackman Windowing for Real Time Spectral Analysis FPGA Implementation of Parallel Pipelined Multiplier Less FFT Architecture Based System-On-Chip Design Targetting Multimedia Applications Modified Conservative Staircase Scheme for Video Services
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1