LVDCSL: low voltage differential current switch logic, a robust low power DCSL family

D. Somasekhar, K. Roy
{"title":"LVDCSL: low voltage differential current switch logic, a robust low power DCSL family","authors":"D. Somasekhar, K. Roy","doi":"10.1145/263272.263276","DOIUrl":null,"url":null,"abstract":"In this paper we present a robust Differential Current Switch Logic gate suitable for low V/sub DD/, low power operation. Differential Current Switch Logic gates achieve high performance and low power by restricting internal node voltage swings. Traditional DCSL is, however, highly sensitive to load imbalance because of the presence of a cross coupled inverter pair at the output. In this paper we describe LVDCSL, a low voltage DCSL family which preserves the essential features of DCSL namely, high speed, low power, restricted internal voltage swings and a latching input stage. However, it is much more robust to mismatched output loads, and is capable of working at far lower voltages. In addition spikes in output transitions are greatly reduced simplifying interface to conventional CMOS circuits. Our results show that LVDCSL is capable of working at under 2 volts in a 0.35 /spl mu/m CMOS process while being faster than comparable Domino gates. At the same time total power consumption is reduced. LVDCSL achieves 40% delay improvement and 22% power reduction in comparison with Domino gates.","PeriodicalId":334688,"journal":{"name":"Proceedings of 1997 International Symposium on Low Power Electronics and Design","volume":"5 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of 1997 International Symposium on Low Power Electronics and Design","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1145/263272.263276","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

In this paper we present a robust Differential Current Switch Logic gate suitable for low V/sub DD/, low power operation. Differential Current Switch Logic gates achieve high performance and low power by restricting internal node voltage swings. Traditional DCSL is, however, highly sensitive to load imbalance because of the presence of a cross coupled inverter pair at the output. In this paper we describe LVDCSL, a low voltage DCSL family which preserves the essential features of DCSL namely, high speed, low power, restricted internal voltage swings and a latching input stage. However, it is much more robust to mismatched output loads, and is capable of working at far lower voltages. In addition spikes in output transitions are greatly reduced simplifying interface to conventional CMOS circuits. Our results show that LVDCSL is capable of working at under 2 volts in a 0.35 /spl mu/m CMOS process while being faster than comparable Domino gates. At the same time total power consumption is reduced. LVDCSL achieves 40% delay improvement and 22% power reduction in comparison with Domino gates.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
LVDCSL:低压差动电流开关逻辑,一个鲁棒的低功耗DCSL家族
本文设计了一种鲁棒的差分电流开关逻辑门,适用于低V/sub / DD、低功耗的工作。差动电流开关逻辑门通过限制内部节点电压波动来实现高性能和低功耗。然而,由于在输出端存在交叉耦合的逆变器对,传统的DCSL对负载不平衡非常敏感。LVDCSL是一种低压DCSL系列,它保留了DCSL的基本特征,即高速、低功耗、限制内部电压波动和锁存输入级。然而,它对不匹配的输出负载更加稳健,并且能够在低得多的电压下工作。此外,大大减少了输出转换中的尖峰,简化了传统CMOS电路的接口。我们的研究结果表明,LVDCSL能够在0.35 /spl mu/m CMOS工艺中工作在2伏以下,同时比同类Domino门更快。同时降低了总功耗。与Domino门相比,LVDCSL实现了40%的延迟改进和22%的功耗降低。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Enhanced prediction of energy losses during adiabatic charging [CMOS circuit] A capacitor-based D/A converter with continuous time output for low-power applications Issues and directions in low power design tools: an industrial perspective Energy delay measures of barrel switch architectures for pre-alignment of floating point operands for addition A sequential procedure for average power analysis of sequential circuits
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1