7.9 1/2.74-inch 32Mpixel-Prototype CMOS Image Sensor with 0.64μ m Unit Pixels Separated by Full-Depth Deep-Trench Isolation

Jongeun Park, Sungbong Park, K. Cho, Taehun Lee, Changkyu Lee, Donghyun Kim, Beomsuk Lee, Sungin Kim, H. Ji, Dongmo Im, Haeyong Park, Jinyoung Kim, J. Cha, Taehoon Kim, I. Joe, Soojin Hong, Chongkwang Chang, Jingyun Kim, W. Shim, Taehee Kim, Jamie Lee, D. Park, Euiyeol Kim, Howoo Park, Jaekyu Lee, Yitae Kim, JungChak Ahn, Youngki Chung, ChungSam Jun, Hyunchul Kim, Changrok Moon, Ho-Kyu Kang
{"title":"7.9 1/2.74-inch 32Mpixel-Prototype CMOS Image Sensor with 0.64μ m Unit Pixels Separated by Full-Depth Deep-Trench Isolation","authors":"Jongeun Park, Sungbong Park, K. Cho, Taehun Lee, Changkyu Lee, Donghyun Kim, Beomsuk Lee, Sungin Kim, H. Ji, Dongmo Im, Haeyong Park, Jinyoung Kim, J. Cha, Taehoon Kim, I. Joe, Soojin Hong, Chongkwang Chang, Jingyun Kim, W. Shim, Taehee Kim, Jamie Lee, D. Park, Euiyeol Kim, Howoo Park, Jaekyu Lee, Yitae Kim, JungChak Ahn, Youngki Chung, ChungSam Jun, Hyunchul Kim, Changrok Moon, Ho-Kyu Kang","doi":"10.1109/ISSCC42613.2021.9365751","DOIUrl":null,"url":null,"abstract":"For years, there has been a strong drive for sub-micron pixel development, in spite of reaching the visible light diffraction limit, because a smaller pixel pitch of CMOS image sensors (CISs) is inevitably required for ever-miniaturizing camera modules as mobile devices incorporate more cameras, few of which are dedicated to ultra-high-resolution zoomed images [1]. To that end, image sensor vendors have tried to find new ways to avoid reduction in sensitivity and more crosstalk in the sensor through pixel architecture change and/or fabrication process refinement [2] –[4]. For example, a $0.7 \\mu m$ pixel sensor was demonstrated with acceptable photodiode (PD) full-well capacity (FWC) of $\\gt 6$,000e- as well as signal-to-noise ratio (SNR) of $\\sim32$ dB without optical/electrical crosstalk by employing state-of-the-art full-depth deep-trench isolations (FDTIs). [4] However, further scaling requires elaborate fabrication innovation and layout ideas. At the same time, meeting every aspect of pixel performance compared to the previous generation becomes even more difficult, e.g., with respect to dark or illuminated characteristics, fixed-pattern or temporal noises, etc. The latter, in particular, is associated with in-pixel source-follower (SF) amplifiers. Therefore, electrical performance of scaled in-pixel transistors cannot be overlooked. In this paper, a 32-megpixel (MP) CIS with $0.64 \\mu m$ unit pixels is demonstrated with FDTI design. Innovations in terms of fabrication and design to achieve this performance with scaling are discussed.","PeriodicalId":371093,"journal":{"name":"2021 IEEE International Solid- State Circuits Conference (ISSCC)","volume":"77 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-02-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"15","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE International Solid- State Circuits Conference (ISSCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCC42613.2021.9365751","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 15

Abstract

For years, there has been a strong drive for sub-micron pixel development, in spite of reaching the visible light diffraction limit, because a smaller pixel pitch of CMOS image sensors (CISs) is inevitably required for ever-miniaturizing camera modules as mobile devices incorporate more cameras, few of which are dedicated to ultra-high-resolution zoomed images [1]. To that end, image sensor vendors have tried to find new ways to avoid reduction in sensitivity and more crosstalk in the sensor through pixel architecture change and/or fabrication process refinement [2] –[4]. For example, a $0.7 \mu m$ pixel sensor was demonstrated with acceptable photodiode (PD) full-well capacity (FWC) of $\gt 6$,000e- as well as signal-to-noise ratio (SNR) of $\sim32$ dB without optical/electrical crosstalk by employing state-of-the-art full-depth deep-trench isolations (FDTIs). [4] However, further scaling requires elaborate fabrication innovation and layout ideas. At the same time, meeting every aspect of pixel performance compared to the previous generation becomes even more difficult, e.g., with respect to dark or illuminated characteristics, fixed-pattern or temporal noises, etc. The latter, in particular, is associated with in-pixel source-follower (SF) amplifiers. Therefore, electrical performance of scaled in-pixel transistors cannot be overlooked. In this paper, a 32-megpixel (MP) CIS with $0.64 \mu m$ unit pixels is demonstrated with FDTI design. Innovations in terms of fabrication and design to achieve this performance with scaling are discussed.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
7.9 /2.74英寸32mpixel原型CMOS图像传感器,采用全深度深沟隔离,单位像素为0.64μ m
多年来,尽管达到了可见光衍射极限,但亚微米像素的发展一直受到强烈的推动,因为随着移动设备包含更多的相机,越来越小型化的相机模块不可避免地需要更小的CMOS图像传感器(CISs)的像素间距,其中很少有专门用于超高分辨率缩放图像[1]。为此,图像传感器供应商试图通过改变像素架构和/或改进制造工艺来寻找新的方法来避免传感器中灵敏度降低和更多串扰[2]-[4]。例如,通过采用最先进的全深度深沟隔离(FDTIs), $0.7 \mu m$像素传感器具有可接受的光电二极管(PD)全井容量(FWC) $\gt 6$,000e,以及$\sim32$ dB的信噪比(SNR),没有光/电串扰。[4]然而,进一步的规模化需要精细的制造创新和布局理念。与此同时,与上一代相比,满足像素性能的各个方面变得更加困难,例如,关于黑暗或照明特性,固定模式或时间噪声等。后者尤其与像素内源跟随器(SF)放大器相关。因此,缩放像素内晶体管的电性能不容忽视。本文采用FDTI设计,演示了一个单位像素为$0.64 \mu m$的3200万像素CIS。在制造和设计方面的创新,以实现这种性能与缩放进行了讨论。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
10.6 A 12b 16GS/s RF-Sampling Capacitive DAC for Multi-Band Soft-Radio Base-Station Applications with On-Chip Transmission-Line Matching Network in 16nm FinFET A 0.021mm2 PVT-Aware Digital-Flow-Compatible Adaptive Back-Biasing Regulator with Scalable Drivers Achieving 450% Frequency Boosting and 30% Power Reduction in 22nm FDSOI Technology 8.1 A 224Gb/s DAC-Based PAM-4 Transmitter with 8-Tap FFE in 10nm CMOS 14.7 An Adaptive Analog Temperature-Healing Low-Power 17.7-to-19.2GHz RX Front-End with ±0.005dB/°C Gain Variation, <1.6dB NF Variation, and <2.2dB IP1dB Variation across -15 to 85°C for Phased-Array Receiver ISSCC 2021 Index to Authors
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1