{"title":"Design and analysis of a high-speed channel for Coded Differential signaling","authors":"W. Beyene, A. Amirkhany, K. Kaviani, A. Abbasfar","doi":"10.1109/EPEPS.2012.6457831","DOIUrl":null,"url":null,"abstract":"This paper introduces the design and analysis of a high-speed channel for a new signaling scheme called Coded Differential signaling. The coding scheme is designed in such a way that the parallel interface preserves many of the attractive properties of a differential link such as low supply noise generation and immunity to common-mode noise. In addition, the coding completely eliminates the first post-cursor intersymbol interference of the channel over the entire unit-interval at no loss in throughput. As a result, Coded Differential signaling leads to substantial increase in timing margin compared to a differential link with 1-tap post-cursor equalizer, consequently without the associated complexity. The design of the channel, however, requires an innovative approach to optimize the performance and cost of the system. The theory of Coded Differential signaling, the minimization of the timing skew in the channel, and the details of the implementation of a prototype system developed based on proposed scheme for graphics memory interfaces are described in this paper. On-scope measured eye diagrams indicate 30% improvement in timing margin compared to a 1-tap predictive decision feedback equalizer system.","PeriodicalId":188377,"journal":{"name":"2012 IEEE 21st Conference on Electrical Performance of Electronic Packaging and Systems","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE 21st Conference on Electrical Performance of Electronic Packaging and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPEPS.2012.6457831","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
This paper introduces the design and analysis of a high-speed channel for a new signaling scheme called Coded Differential signaling. The coding scheme is designed in such a way that the parallel interface preserves many of the attractive properties of a differential link such as low supply noise generation and immunity to common-mode noise. In addition, the coding completely eliminates the first post-cursor intersymbol interference of the channel over the entire unit-interval at no loss in throughput. As a result, Coded Differential signaling leads to substantial increase in timing margin compared to a differential link with 1-tap post-cursor equalizer, consequently without the associated complexity. The design of the channel, however, requires an innovative approach to optimize the performance and cost of the system. The theory of Coded Differential signaling, the minimization of the timing skew in the channel, and the details of the implementation of a prototype system developed based on proposed scheme for graphics memory interfaces are described in this paper. On-scope measured eye diagrams indicate 30% improvement in timing margin compared to a 1-tap predictive decision feedback equalizer system.