Low cost clock cleaner solution for reference clock sources

Chong-Ling Khoo, H. C. How, Wei Wei Lo, M. Wong
{"title":"Low cost clock cleaner solution for reference clock sources","authors":"Chong-Ling Khoo, H. C. How, Wei Wei Lo, M. Wong","doi":"10.1109/ASQED.2009.5206273","DOIUrl":null,"url":null,"abstract":"With the increase in data processing speeds, the requirement for a clean reference clock source for high-speed data processing is paramount. A clean reference clock source for a high-speed data system must satisfy the following criteria: generates a clock signal with very fast rising and falling edges, exhibits low intrinsic jitter and does not add additional jitters through the clock distribution network. Generally, the cost of a reference clock source rises with the quality of the clock signal. This paper proposes a low-cost clock cleaner solution for reference clock sources called the Clock Cleaner. The Clock Cleaner provides a wide range of reference clock frequencies with very low phase noise and jitter. The Clock Cleaner offers an affordable and flexible way for electronic system designers to prototype their high-speed applications. This paper presents the implementation of the Clock Cleaner using an Altera Cyclone III FPGA device and a NIOS II processor. This paper also analyzes the Clock Cleaner's phase noise and jitter performance and compares them with two commercial clock generation equipments.","PeriodicalId":437303,"journal":{"name":"2009 1st Asia Symposium on Quality Electronic Design","volume":"62 10 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-07-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 1st Asia Symposium on Quality Electronic Design","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASQED.2009.5206273","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

With the increase in data processing speeds, the requirement for a clean reference clock source for high-speed data processing is paramount. A clean reference clock source for a high-speed data system must satisfy the following criteria: generates a clock signal with very fast rising and falling edges, exhibits low intrinsic jitter and does not add additional jitters through the clock distribution network. Generally, the cost of a reference clock source rises with the quality of the clock signal. This paper proposes a low-cost clock cleaner solution for reference clock sources called the Clock Cleaner. The Clock Cleaner provides a wide range of reference clock frequencies with very low phase noise and jitter. The Clock Cleaner offers an affordable and flexible way for electronic system designers to prototype their high-speed applications. This paper presents the implementation of the Clock Cleaner using an Altera Cyclone III FPGA device and a NIOS II processor. This paper also analyzes the Clock Cleaner's phase noise and jitter performance and compares them with two commercial clock generation equipments.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
低成本时钟清洁器解决方案的参考时钟源
随着数据处理速度的提高,需要一个干净的参考时钟源来进行高速数据处理是至关重要的。用于高速数据系统的干净的参考时钟源必须满足以下标准:产生具有非常快的上升沿和下降沿的时钟信号,具有低的固有抖动,并且不会通过时钟分配网络增加额外的抖动。通常,参考时钟源的成本随着时钟信号的质量而上升。本文为参考时钟源提出了一种低成本的时钟清理方案,称为时钟清理器。时钟清洁器提供广泛的参考时钟频率,相位噪声和抖动非常低。时钟清洁器为电子系统设计人员提供了一种经济实惠且灵活的方式来设计其高速应用程序的原型。本文介绍了使用Altera Cyclone III FPGA器件和NIOS II处理器实现时钟清理器。本文还分析了时钟清洁器的相位噪声和抖动性能,并与两种商用时钟产生设备进行了比较。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Next generation I/O power delivery design through SIPD co-analysis & comprehensive platform validation Effect of local random variation on gate-level delay and leakage statistical analysis Mutual exploration of FinFET technology and circuit design options for implementing compact brute-force latches Automatic error recovery in targetless logic emulation An automated approach for the diagnosis of multiple faults in FPGA interconnects
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1