Comprehensive Analysis, Modeling and Design for Hold-Timing Resiliency in Voltage Scalable Design

Huanyu Wang, Geng Xie, Jie Gu
{"title":"Comprehensive Analysis, Modeling and Design for Hold-Timing Resiliency in Voltage Scalable Design","authors":"Huanyu Wang, Geng Xie, Jie Gu","doi":"10.1145/2934583.2934584","DOIUrl":null,"url":null,"abstract":"Resiliency to timing violation is a crucial requirement for low power electronics operating across a wide range of supply voltages. Although many existing solutions enhance setup timing tolerance for the higher performance, an accurate modeling and design strategy for hold resiliency dealing with conflicting requirement from both high voltages and low voltages has not been established. This paper proposes a novel voltage-scalable modeling technique that leverages conventional static timing analysis and efficient statistical analysis to achieve accurate stochastic hold timing analysis. Several highly nonlinear behaviors of circuit operation are also incorporated into the proposed model to achieve a model accuracy of within 10% of spice Monte-Carlos simulation. Leveraging the proposed modeling technique, a novel hold resilience design technique is proposed to eliminate the excessive hold fixing operation for low voltage operation and its associated performance degradation at high voltage while still being compatible with conventional design closure flow. The proposed design methodology is demonstrated in a 45nm DSP processor design enabling a voltage-scalable operation from 0.35V to 0.9V eliminating more than 20,000 hold buffers as well as 23% performance degradation at high voltages due to hold fixing.","PeriodicalId":142716,"journal":{"name":"Proceedings of the 2016 International Symposium on Low Power Electronics and Design","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-08-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 2016 International Symposium on Low Power Electronics and Design","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1145/2934583.2934584","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Resiliency to timing violation is a crucial requirement for low power electronics operating across a wide range of supply voltages. Although many existing solutions enhance setup timing tolerance for the higher performance, an accurate modeling and design strategy for hold resiliency dealing with conflicting requirement from both high voltages and low voltages has not been established. This paper proposes a novel voltage-scalable modeling technique that leverages conventional static timing analysis and efficient statistical analysis to achieve accurate stochastic hold timing analysis. Several highly nonlinear behaviors of circuit operation are also incorporated into the proposed model to achieve a model accuracy of within 10% of spice Monte-Carlos simulation. Leveraging the proposed modeling technique, a novel hold resilience design technique is proposed to eliminate the excessive hold fixing operation for low voltage operation and its associated performance degradation at high voltage while still being compatible with conventional design closure flow. The proposed design methodology is demonstrated in a 45nm DSP processor design enabling a voltage-scalable operation from 0.35V to 0.9V eliminating more than 20,000 hold buffers as well as 23% performance degradation at high voltages due to hold fixing.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
电压可扩展设计中保持时序弹性的综合分析、建模与设计
对于在大电压范围内工作的低功率电子器件来说,对时序违逆的弹性是一个至关重要的要求。虽然许多现有的解决方案提高了设置时间公差以获得更高的性能,但尚未建立准确的保持弹性建模和设计策略,以处理来自高压和低压的冲突要求。本文提出了一种新的电压可扩展建模技术,该技术利用传统的静态定时分析和有效的统计分析来实现精确的随机保持定时分析。电路运行的一些高度非线性行为也被纳入到所提出的模型中,以实现在spice Monte-Carlos模拟的10%以内的模型精度。利用所提出的建模技术,提出了一种新的保持弹性设计技术,以消除低压操作时过度的保持固定操作及其在高压下相关的性能下降,同时仍与传统的设计关闭流程兼容。提出的设计方法在45nm DSP处理器设计中得到了验证,该设计实现了从0.35V到0.9V的电压可扩展操作,消除了超过20,000个保持缓冲,以及由于保持固定而导致的23%的高电压性能下降。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Performance Impact of Magnetic and Thermal Attack on STTRAM and Low-Overhead Mitigation Techniques OS-based Resource Accounting for Asynchronous Resource Use in Mobile Systems Data-Driven Low-Cost On-Chip Memory with Adaptive Power-Quality Trade-off for Mobile Video Streaming Measurement-Driven Methodology for Evaluating Processor Heterogeneity Options for Power-Performance Efficiency SATS: An Ultra-Low Power Time Synchronization for Solar Energy Harvesting WSNs
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1