A floating gate single electron memory device with Al/sub 2/O/sub 3/ tunnel barriers

K. Yadavalli, N. R. Anderson, T. Orlova, A. Orlov, G. Snider
{"title":"A floating gate single electron memory device with Al/sub 2/O/sub 3/ tunnel barriers","authors":"K. Yadavalli, N. R. Anderson, T. Orlova, A. Orlov, G. Snider","doi":"10.1109/DRC.2004.1367801","DOIUrl":null,"url":null,"abstract":"The emerging research devices section of the 2003 edition of the semiconductor industry roadmap (ITRS 2003) lists single electron memories as one possible family of devices with the potential to continue the historical scaling trends in the density and performance of semiconductor memories. Furthermore, the ITRS 2003 roadmap calls attention to the introduction of high K gate dielectrics in DRAM's and their future integration into flash memory process. In light of this, a study of the behavior of single electron memory devices utilizing high K dielectrics is essential to clearly understand the potential of these devices in extending the roadmap. In the aluminum tunnel junction based single electron memory cell (K.K. Yadavalli et al., J. Vac. Sci. B vol. 21, 2860, 2003), the memory node is an aluminum floating gate closely coupled with the single electron transistor used as a readout device. We have developed a process for the fabrication of Al/sub 2/O/sub 3/ tunnel junctions with precise physical and electrical properties using plasma oxidation of aluminum.","PeriodicalId":385948,"journal":{"name":"Conference Digest [Includes 'Late News Papers' volume] Device Research Conference, 2004. 62nd DRC.","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-06-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Conference Digest [Includes 'Late News Papers' volume] Device Research Conference, 2004. 62nd DRC.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DRC.2004.1367801","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

The emerging research devices section of the 2003 edition of the semiconductor industry roadmap (ITRS 2003) lists single electron memories as one possible family of devices with the potential to continue the historical scaling trends in the density and performance of semiconductor memories. Furthermore, the ITRS 2003 roadmap calls attention to the introduction of high K gate dielectrics in DRAM's and their future integration into flash memory process. In light of this, a study of the behavior of single electron memory devices utilizing high K dielectrics is essential to clearly understand the potential of these devices in extending the roadmap. In the aluminum tunnel junction based single electron memory cell (K.K. Yadavalli et al., J. Vac. Sci. B vol. 21, 2860, 2003), the memory node is an aluminum floating gate closely coupled with the single electron transistor used as a readout device. We have developed a process for the fabrication of Al/sub 2/O/sub 3/ tunnel junctions with precise physical and electrical properties using plasma oxidation of aluminum.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一种具有Al/sub 2/O/sub 3/隧道势垒的浮栅单电子存储器件
2003年版半导体工业路线图(ITRS 2003)的新兴研究器件部分将单电子存储器列为一种可能的器件家族,具有继续半导体存储器密度和性能的历史缩放趋势的潜力。此外,ITRS 2003路线图呼吁注意在DRAM中引入高K门介电体,并将其未来集成到闪存工艺中。鉴于此,利用高K介电体的单电子存储器件的行为研究对于清楚地了解这些器件在扩展路线图中的潜力至关重要。基于铝隧道结的单电子存储电池[K.K. Yadavalli等,J. Vac。科学。(B vol. 21, 2860, 2003),存储节点是一个铝浮栅,与用作读出装置的单电子晶体管紧密耦合。我们已经开发了一种利用铝的等离子体氧化制造具有精确物理和电气性能的Al/sub 2/O/sub 3/隧道结的工艺。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Complex band structure-based non-equilibrium Green's function (NEGF) transport studies for ultra-scaled carbon nanotube (CNT) transistors [CNTFETs] Nano-scale MOSFETs with programmable virtual source/drain High power AlGaN/GaN heterojunction FETs for base station applications Physical limits on binary logic switch scaling Directly lithographic top contacts for pentacene organic thin-film transistors
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1