Topological impact on latency and throughput: 2D versus 3D NoC comparison

Y. Ghidini, T. Webber, E. I. Moreno, Ivan Quadros, R. Fagundes, C. Marcon
{"title":"Topological impact on latency and throughput: 2D versus 3D NoC comparison","authors":"Y. Ghidini, T. Webber, E. I. Moreno, Ivan Quadros, R. Fagundes, C. Marcon","doi":"10.1109/SBCCI.2012.6344439","DOIUrl":null,"url":null,"abstract":"NoC has emerged as as efficient communication infrastructure to fulfill the heavy communication requirements of several applications, which are implemented on MPSoC target architectures. 2D NoCs are natural choices of communication infrastructure for the majority of actual chip fabrication technologies. However, wire delay and power consumption are dramatically increasing even when using this kind of topology. In this sense, 3D NoC emerges as an improvement of 2D NoC aiming to reduce the length and number of global interconnections. This work explores architectural impacts of 2D and 3D NoC topologies on latency, throughput and network occupancy. We show that, in average, 3D topologies minimize 30% the application latency and increase 56% the packets throughput, when compared to 2D topologies. In addition, the paper explores the influence of the buffer length on communication architecture latency and on application latency, highlighting that when applying an appropriate buffer length the application latency in reduced up to 3.4 times for 2D topologies and 2.3 times for 3D topologies.","PeriodicalId":311528,"journal":{"name":"2012 25th Symposium on Integrated Circuits and Systems Design (SBCCI)","volume":"63 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-11-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 25th Symposium on Integrated Circuits and Systems Design (SBCCI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SBCCI.2012.6344439","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10

Abstract

NoC has emerged as as efficient communication infrastructure to fulfill the heavy communication requirements of several applications, which are implemented on MPSoC target architectures. 2D NoCs are natural choices of communication infrastructure for the majority of actual chip fabrication technologies. However, wire delay and power consumption are dramatically increasing even when using this kind of topology. In this sense, 3D NoC emerges as an improvement of 2D NoC aiming to reduce the length and number of global interconnections. This work explores architectural impacts of 2D and 3D NoC topologies on latency, throughput and network occupancy. We show that, in average, 3D topologies minimize 30% the application latency and increase 56% the packets throughput, when compared to 2D topologies. In addition, the paper explores the influence of the buffer length on communication architecture latency and on application latency, highlighting that when applying an appropriate buffer length the application latency in reduced up to 3.4 times for 2D topologies and 2.3 times for 3D topologies.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
拓扑对延迟和吞吐量的影响:2D与3D NoC比较
NoC已经成为一种高效的通信基础设施,可以满足在MPSoC目标架构上实现的多种应用的繁重通信需求。2D noc是大多数实际芯片制造技术的通信基础设施的自然选择。然而,即使使用这种拓扑,导线延迟和功耗也会急剧增加。从这个意义上说,3D NoC作为2D NoC的改进而出现,旨在减少全球互连的长度和数量。这项工作探讨了2D和3D NoC拓扑对延迟、吞吐量和网络占用的架构影响。我们表明,与2D拓扑相比,3D拓扑平均可将30%的应用程序延迟最小化,并增加56%的数据包吞吐量。此外,本文还探讨了缓冲区长度对通信架构延迟和应用程序延迟的影响,强调当应用适当的缓冲区长度时,2D拓扑的应用程序延迟减少了3.4倍,3D拓扑的应用程序延迟减少了2.3倍。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Differential mixer with NMOS/PMOS stack at switching stage A 50MHz–lGHz wideband low noise amplifier in 130nm CMOS technology Return-to-one protocol for reducing static power in C-elements of QDI circuits employing m-of-n codes FPGA design for real time flaw detection on edges using the LEDges technique Power consumption reduction in MPSoCs through DFS
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1