Effect of Device Scaling on Lateral Migration Mechanism of Electrons in V-NAND

Changbeom Woo, Shinkeun Kim, Jaeyeol Park, Hyungcheol Shin
{"title":"Effect of Device Scaling on Lateral Migration Mechanism of Electrons in V-NAND","authors":"Changbeom Woo, Shinkeun Kim, Jaeyeol Park, Hyungcheol Shin","doi":"10.23919/SNW.2019.8782947","DOIUrl":null,"url":null,"abstract":"In this paper, we analyzed lateral migration (LM) mechanism of V-NAND occurring during retention operation depending on scaling of geometric parameters using TCAD simulation. Modeling for LM was performed and the behavior of time-constant (τ) parameter used for modeling was analyzed. In addition, we analyzed retention characteristics according to the states of neighbor word line (WLNei.). Comparing the extracted τ for different patterns, checker-board pattern (C/P) has the smallest τ, followed by NPN and solid pattern (S/P).","PeriodicalId":170513,"journal":{"name":"2019 Silicon Nanoelectronics Workshop (SNW)","volume":"125 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 Silicon Nanoelectronics Workshop (SNW)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/SNW.2019.8782947","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

In this paper, we analyzed lateral migration (LM) mechanism of V-NAND occurring during retention operation depending on scaling of geometric parameters using TCAD simulation. Modeling for LM was performed and the behavior of time-constant (τ) parameter used for modeling was analyzed. In addition, we analyzed retention characteristics according to the states of neighbor word line (WLNei.). Comparing the extracted τ for different patterns, checker-board pattern (C/P) has the smallest τ, followed by NPN and solid pattern (S/P).
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
器件缩放对V-NAND中电子横向迁移机制的影响
在本文中,我们使用TCAD模拟分析了V-NAND在保留操作中发生的依赖几何参数缩放的横向迁移(LM)机制。对LM进行了建模,分析了用于建模的时间常数(τ)参数的行为。此外,我们还根据邻词线(WLNei)的状态分析了保留特征。比较不同模式提取的τ,棋盘模式(C/P)的τ最小,其次是NPN和实体模式(S/P)。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Charge Effects on Semiconductor-Metal Phase Transition in Mono-layer MoTe2 Reduced RTN Amplitude and Single Trap induced Variation for Ferroelectric FinFET by Substrate Doping Optimization Atomistic Study of Transport Characteristics in Sub-1nm Ultra-narrow Molybdenum Disulfide (MoS2) Nanoribbon Field Effect Transistors Si Electron Nano-Aspirator towards Emerging Hydro-Electronics 3D Heterogeneous Integration with 2D Materials
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1