Threshold voltage mismatch (/spl Delta/V/sub T/) fault modeling

J. P. D. Gyvez, R. Rodríguez-Montañés
{"title":"Threshold voltage mismatch (/spl Delta/V/sub T/) fault modeling","authors":"J. P. D. Gyvez, R. Rodríguez-Montañés","doi":"10.1109/VTEST.2003.1197645","DOIUrl":null,"url":null,"abstract":"A reduced intrinsic threshold voltage (V/sub T/) in addition to its variability has a direct impact on circuit design. Worst-case design styles assume that all transistors use the same worst-case V/sub T/ whose average and standard deviation come from inter-die statistical variations. However, intra-die differences, such as random local V/sub T/ variations are not considered and may pose a serious problem for designs based on low-voltage low-power premises, e.g. clock skews, excessive leakage current, out of spec critical-path delays, etc. This paper formulates a fault model based on threshold voltage mismatch and analyzes its impact on circuit design. Simulation and experimental results support the fault model.","PeriodicalId":292996,"journal":{"name":"Proceedings. 21st VLSI Test Symposium, 2003.","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-04-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings. 21st VLSI Test Symposium, 2003.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VTEST.2003.1197645","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

A reduced intrinsic threshold voltage (V/sub T/) in addition to its variability has a direct impact on circuit design. Worst-case design styles assume that all transistors use the same worst-case V/sub T/ whose average and standard deviation come from inter-die statistical variations. However, intra-die differences, such as random local V/sub T/ variations are not considered and may pose a serious problem for designs based on low-voltage low-power premises, e.g. clock skews, excessive leakage current, out of spec critical-path delays, etc. This paper formulates a fault model based on threshold voltage mismatch and analyzes its impact on circuit design. Simulation and experimental results support the fault model.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
阈值电压失配(/spl Delta/V/sub T/)故障建模
降低的本征阈值电压(V/sub T/)及其可变性对电路设计有直接影响。最坏情况设计风格假设所有晶体管使用相同的最坏情况V/sub T/,其平均值和标准差来自于芯片间的统计变化。然而,没有考虑芯片内部的差异,例如随机的本地V/sub / T/变化,并且可能对基于低压低功率前提的设计构成严重问题,例如时钟倾斜,过度泄漏电流,超出规格的关键路径延迟等。本文建立了基于阈值电压失配的故障模型,并分析了其对电路设计的影响。仿真和实验结果均支持该故障模型。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
An efficient test relaxation technique for synchronous sequential circuits Fault testing for reversible circuits Test data compression using dictionaries with fixed-length indices [SOC testing] Building yield into systems-on chips for nanometer technologies Efficient seed utilization for reseeding based compression [logic testing]
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1