Area-efficient CMOS implementation of NCL gates for XOR-AND/OR dominated circuits

Aileen B. Caberos, Shu-Chuan Huang, Fu-Chiung Cheng
{"title":"Area-efficient CMOS implementation of NCL gates for XOR-AND/OR dominated circuits","authors":"Aileen B. Caberos, Shu-Chuan Huang, Fu-Chiung Cheng","doi":"10.1109/PRIMEASIA.2017.8280358","DOIUrl":null,"url":null,"abstract":"Null conventional logic units are the most important logic units in asynchronous circuits. This paper presents an area-efficient CMOS implementation of Null Conventional Logic (NCL) gates for XOR-AND/OR dominated asynchronous circuits. These optimization of logic gates are based on Binary Decision Diagram (BDD) that produces 25% and 14.29% fewer transistor counts for the proposed logic topology of XOR and AND/OR respectively. Thus, giving a reduced area of more than 14% compared with the conventional NCL logic circuits. The simulation results show the delay and energy consumption can give a reasonable result as compared to conventional approach.","PeriodicalId":335218,"journal":{"name":"2017 IEEE Asia Pacific Conference on Postgraduate Research in Microelectronics and Electronics (PrimeAsia)","volume":"59 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 IEEE Asia Pacific Conference on Postgraduate Research in Microelectronics and Electronics (PrimeAsia)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PRIMEASIA.2017.8280358","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

Null conventional logic units are the most important logic units in asynchronous circuits. This paper presents an area-efficient CMOS implementation of Null Conventional Logic (NCL) gates for XOR-AND/OR dominated asynchronous circuits. These optimization of logic gates are based on Binary Decision Diagram (BDD) that produces 25% and 14.29% fewer transistor counts for the proposed logic topology of XOR and AND/OR respectively. Thus, giving a reduced area of more than 14% compared with the conventional NCL logic circuits. The simulation results show the delay and energy consumption can give a reasonable result as compared to conventional approach.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
为异或与或控制电路的面积高效的NCL门的CMOS实现
零常规逻辑单元是异步电路中最重要的逻辑单元。本文提出了一种用于异或与或控制异步电路的零常规逻辑(NCL)门的面积高效CMOS实现。这些逻辑门的优化是基于二进制决策图(BDD)的,对于XOR和and /OR的逻辑拓扑分别产生25%和14.29%的晶体管计数减少。因此,与传统的NCL逻辑电路相比,面积减少了14%以上。仿真结果表明,与传统方法相比,该方法在时延和能耗方面都能给出合理的结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Optimised completion detection circuits for null convention logic pipelines 2xVDD digital output buffer insensitive to process and voltage variations Robust IoT communication physical layer concept with improved physical unclonable function Virtualization detection strategies and their outcomes in public clouds THz radiation in graphene based on quasi-ballistic electron reflection
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1