N. Yamaguchiya, Y. Hirose, N. Nakanishi, H. Maeda, E. Yoshida, T. Katayama, T. Koyama
{"title":"A simple visualizing technique of impurity diffusion layer using porous silicon phenomena","authors":"N. Yamaguchiya, Y. Hirose, N. Nakanishi, H. Maeda, E. Yoshida, T. Katayama, T. Koyama","doi":"10.1109/IRPS.2012.6241784","DOIUrl":null,"url":null,"abstract":"We propose an approach to visualize the impurity diffusion layer at a specific site in sub-100 nm CMOS devices using the porous silicon phenomena. This technique is based on electron microscope observations of samples which have been wet treated using self-aligned anodic oxidation in aqueous hydrofluoric acid. This can be applied to both NMOS transistors and PMOS transistors using the same procedure simultaneously in sub-100 nm CMOS transistors. A clear dopant distribution of source/drain and lightly doped drain (LDD) diffusion layers was obtained with not only transmission electron microscope, but also scanning electron microscope. This technique shows excellent reproducibility and stability, which have been critical issues with wet processing methods. In addition, a failure involving the highly-resistive electrical characteristics in the 90 nm-node transistor was analyzed. As a result, it was found that the failure was caused by a local block of LDD ion implantation. Our analysis revealed that visualizing the impurity diffusion layer using this technique can be applied to the fine CMOS devices at a specific site.","PeriodicalId":341663,"journal":{"name":"2012 IEEE International Reliability Physics Symposium (IRPS)","volume":"40 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-04-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE International Reliability Physics Symposium (IRPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRPS.2012.6241784","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
We propose an approach to visualize the impurity diffusion layer at a specific site in sub-100 nm CMOS devices using the porous silicon phenomena. This technique is based on electron microscope observations of samples which have been wet treated using self-aligned anodic oxidation in aqueous hydrofluoric acid. This can be applied to both NMOS transistors and PMOS transistors using the same procedure simultaneously in sub-100 nm CMOS transistors. A clear dopant distribution of source/drain and lightly doped drain (LDD) diffusion layers was obtained with not only transmission electron microscope, but also scanning electron microscope. This technique shows excellent reproducibility and stability, which have been critical issues with wet processing methods. In addition, a failure involving the highly-resistive electrical characteristics in the 90 nm-node transistor was analyzed. As a result, it was found that the failure was caused by a local block of LDD ion implantation. Our analysis revealed that visualizing the impurity diffusion layer using this technique can be applied to the fine CMOS devices at a specific site.