Extraction, Optimization and Failure Detection Application of Parasitic Inductance for High-Frequency SiC Power Devices

Minghui Yun, Kailin Zhang, M. Cai, Yiren Yang, Changqi Feng, Song Wei, Daoguo Yang, Guoqi Zhang
{"title":"Extraction, Optimization and Failure Detection Application of Parasitic Inductance for High-Frequency SiC Power Devices","authors":"Minghui Yun, Kailin Zhang, M. Cai, Yiren Yang, Changqi Feng, Song Wei, Daoguo Yang, Guoqi Zhang","doi":"10.1109/ICEPT52650.2021.9568012","DOIUrl":null,"url":null,"abstract":"Silicon carbide (SiC) is a third-generation semiconductor material with many advantages, such as high thermal conductivity, high critical breakdown voltage, and high saturated electron drift velocity, which can increase the operating frequency of the power conversion system to more than 100kHz. In the high-frequency, the parasitic effect will significantly reduce the switching speed of the power devices, increase power consumption and influence the uniformity of current distribution. In this paper, we established the calculation nodes of each part of the SiC-MOSFET Half-bridge power module and used ANSYS Q3D software to extract the parasitic parameters. Die-Die, Die-DBC-1, Die-DBC-2 and hybrid interconnect package structures were designed to optimize the parasitic inductance. Simulation results indicated that the chip-DBC-1 structure can reduce the parasitic inductance about 30% compared with Chip-Chip structure and effectively control the uniformity of current density on two parallel diode chips (ΔLdiode <0.1%). In the meantime, an 3D model of partial bond wires broken were designed to get further insight into the variation of parasitic inductances. The correlation mechanism between the partial bond wires broken and inductance change of the D-S terminals current path was studied. The results showed that as the number of broken bond wires increases, the inductance of D-S terminals current path was increased gradually. Finally, by using two-port S-parameters measurement method to extract the inductances of the discrete power device, the experimental results indicated that when one or two bond wires were broken, the inductance of D-S terminals current path increased by 4.69% and 15.69%, respectively. Overview, a risk evaluation method for SiC power devices based on the variation of the parasitic parameters of the bond wire was established.","PeriodicalId":184693,"journal":{"name":"2021 22nd International Conference on Electronic Packaging Technology (ICEPT)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-09-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 22nd International Conference on Electronic Packaging Technology (ICEPT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEPT52650.2021.9568012","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Silicon carbide (SiC) is a third-generation semiconductor material with many advantages, such as high thermal conductivity, high critical breakdown voltage, and high saturated electron drift velocity, which can increase the operating frequency of the power conversion system to more than 100kHz. In the high-frequency, the parasitic effect will significantly reduce the switching speed of the power devices, increase power consumption and influence the uniformity of current distribution. In this paper, we established the calculation nodes of each part of the SiC-MOSFET Half-bridge power module and used ANSYS Q3D software to extract the parasitic parameters. Die-Die, Die-DBC-1, Die-DBC-2 and hybrid interconnect package structures were designed to optimize the parasitic inductance. Simulation results indicated that the chip-DBC-1 structure can reduce the parasitic inductance about 30% compared with Chip-Chip structure and effectively control the uniformity of current density on two parallel diode chips (ΔLdiode <0.1%). In the meantime, an 3D model of partial bond wires broken were designed to get further insight into the variation of parasitic inductances. The correlation mechanism between the partial bond wires broken and inductance change of the D-S terminals current path was studied. The results showed that as the number of broken bond wires increases, the inductance of D-S terminals current path was increased gradually. Finally, by using two-port S-parameters measurement method to extract the inductances of the discrete power device, the experimental results indicated that when one or two bond wires were broken, the inductance of D-S terminals current path increased by 4.69% and 15.69%, respectively. Overview, a risk evaluation method for SiC power devices based on the variation of the parasitic parameters of the bond wire was established.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
高频SiC功率器件寄生电感提取、优化及故障检测应用
碳化硅(SiC)是第三代半导体材料,具有导热系数高、临界击穿电压高、饱和电子漂移速度快等诸多优点,可将功率转换系统的工作频率提高到100kHz以上。在高频,寄生效应会显著降低功率器件的开关速度,增加功耗,影响电流分布的均匀性。本文建立了SiC-MOSFET半桥功率模块各部分的计算节点,并利用ANSYS Q3D软件提取寄生参数。设计了Die-Die、Die-DBC-1、Die-DBC-2和混合互连封装结构,以优化寄生电感。仿真结果表明,与Chip-Chip结构相比,chip-DBC-1结构可使寄生电感降低约30%,并能有效控制两个并联二极管芯片上电流密度的均匀性(ΔLdiode <0.1%)。同时,设计了部分键合导线断裂的三维模型,以进一步了解寄生电感的变化。研究了部分键线断裂与D-S端子电流路径电感变化的相关机理。结果表明:随着断键线数的增加,D-S端子电流通路电感逐渐增大;最后,采用双端口s参数测量方法提取分立功率器件的电感,实验结果表明,当一根或两根键线断开时,D-S端子电流通路的电感分别增加4.69%和15.69%。概述了基于键合线寄生参数变化的SiC功率器件风险评估方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Study on the mechanical properties of ultra-low dielectric film by tensile test Mechanical Behavior of Lead-free Solder at High Temperatures and High Strain Rates Thermal Stress Study of 3D IC Based on TSV and Verification of Thermal Dissipation of STI Defect Localization and Optimization of PIND for Large Size CQFP Devices A Novel Bumping Method for Flip-Chip Interconnection
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1