An ultra high speed ECL-bipolar CMOS technology with silicon fillet self-aligned contacts

T.M. Liu, G. Chin, M. Morris, D. Jeon, V. Archer, H.H. Kim, M. Cerullo, K.F. Lee, J. Sung, K. Lau, T. Chiu, A. Voshchenkov, R. Swartz
{"title":"An ultra high speed ECL-bipolar CMOS technology with silicon fillet self-aligned contacts","authors":"T.M. Liu, G. Chin, M. Morris, D. Jeon, V. Archer, H.H. Kim, M. Cerullo, K.F. Lee, J. Sung, K. Lau, T. Chiu, A. Voshchenkov, R. Swartz","doi":"10.1109/VLSIT.1992.200631","DOIUrl":null,"url":null,"abstract":"An ultra-high-speed half-micron non-overlapped super self-aligned BiCMOS technology that uses a silicon fillet self-aligned contact technology (SIFT) for both bipolar and MOS transistors is discussed. The SIFT process reduces the device capacitances and series resistances by minimizing the diffusion region area as well as the polysilicon electrode area. Deep trench isolation for bipolar transistors allows the device area to be much reduced for VLSI applications. The ECL gate delay is demonstrated to be 31 ps for devices with emitter polysilicon widths of 0.6 mu m. The CMOS ring oscillator gate delays are 58 ps for 0.5- mu m gate length and 67 ps for 0.6- mu m gate length at 5 V.<<ETX>>","PeriodicalId":404756,"journal":{"name":"1992 Symposium on VLSI Technology Digest of Technical Papers","volume":"15 2","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1992-06-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1992 Symposium on VLSI Technology Digest of Technical Papers","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIT.1992.200631","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

An ultra-high-speed half-micron non-overlapped super self-aligned BiCMOS technology that uses a silicon fillet self-aligned contact technology (SIFT) for both bipolar and MOS transistors is discussed. The SIFT process reduces the device capacitances and series resistances by minimizing the diffusion region area as well as the polysilicon electrode area. Deep trench isolation for bipolar transistors allows the device area to be much reduced for VLSI applications. The ECL gate delay is demonstrated to be 31 ps for devices with emitter polysilicon widths of 0.6 mu m. The CMOS ring oscillator gate delays are 58 ps for 0.5- mu m gate length and 67 ps for 0.6- mu m gate length at 5 V.<>
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
具有硅圆角自对准触点的超高速ecl双极CMOS技术
讨论了一种采用硅圆角自对准接触技术(SIFT)的超高速半微米非重叠超自对准BiCMOS双极和MOS晶体管技术。SIFT工艺通过最小化扩散区域面积和多晶硅电极面积来减小器件电容和串联电阻。双极晶体管的深沟槽隔离可以大大减少VLSI应用的器件面积。对于发射极多晶硅宽度为0.6 μ m的器件,ECL栅极延迟为31 ps。对于0.5 μ m栅极长度的CMOS环振荡器栅极延迟为58 ps,对于0.6 μ m栅极长度的CMOS环振荡器栅极延迟为67 ps
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Repair technique for phase shifting masks using silicon-containing resist A Si bipolar transistor with f/sub max/ of 40 GHz and its application to a 35 GHz 1/16 dynamic frequency divider Trends in single-wafer processing Ultra-thin silicon dioxide leakage current and scaling limit Conductive channel in ONO formed by controlled dielectric breakdown
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1