A Polarity-Driven Radiation-Hardened Latch design for Single Event Upset Tolerance

Shanshan Liu, Jing Guo, Xiaochen Tang, P. Reviriego, Fabrizio Lombardi
{"title":"A Polarity-Driven Radiation-Hardened Latch design for Single Event Upset Tolerance","authors":"Shanshan Liu, Jing Guo, Xiaochen Tang, P. Reviriego, Fabrizio Lombardi","doi":"10.1109/DFT56152.2022.9962346","DOIUrl":null,"url":null,"abstract":"The ability of tolerating a radiation-induced single event upset (SEU) is required for nanoscale latches in most dependable applications. This is becoming a strict requirement, because an SEU in a latch node may corrupt its outcome and then, possibly cause a system failure. Moreover, the impact of an SEU further deteriorates for latch designs at reduced CMOS nano-scaled technology because it can result in double node upset (DNU) in addition to single node upset (SNU). Existing approaches of designing a radiation-hardened latch do not achieve complete SNU/DNU tolerance at low hardware overhead. The goal of this paper is to propose a high-performance latch design for SEU tolerance. By exploiting the polarity of the upset in different types of transistors, the proposed design has a small number of sensitive nodes, so incurring in a low protection overhead. Moreover, due to its configuration, the proposed design achieves SEU tolerance at circuit-level without requiring additional layout protection. These advantages make the proposed design superior to all existing hardened latches found in the technical literature; simulation results using 65 nm CMOS technology show that the proposed design achieves a reduction in the range of 14.53% to 98.76% in hardware overhead while providing a complete SNU/DNU recovery.","PeriodicalId":411011,"journal":{"name":"2022 IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems (DFT)","volume":"65 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-10-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE International Symposium on Defect and Fault Tolerance in VLSI and Nanotechnology Systems (DFT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DFT56152.2022.9962346","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The ability of tolerating a radiation-induced single event upset (SEU) is required for nanoscale latches in most dependable applications. This is becoming a strict requirement, because an SEU in a latch node may corrupt its outcome and then, possibly cause a system failure. Moreover, the impact of an SEU further deteriorates for latch designs at reduced CMOS nano-scaled technology because it can result in double node upset (DNU) in addition to single node upset (SNU). Existing approaches of designing a radiation-hardened latch do not achieve complete SNU/DNU tolerance at low hardware overhead. The goal of this paper is to propose a high-performance latch design for SEU tolerance. By exploiting the polarity of the upset in different types of transistors, the proposed design has a small number of sensitive nodes, so incurring in a low protection overhead. Moreover, due to its configuration, the proposed design achieves SEU tolerance at circuit-level without requiring additional layout protection. These advantages make the proposed design superior to all existing hardened latches found in the technical literature; simulation results using 65 nm CMOS technology show that the proposed design achieves a reduction in the range of 14.53% to 98.76% in hardware overhead while providing a complete SNU/DNU recovery.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
一个极性驱动的辐射硬化闩锁设计,用于单事件干扰公差
在大多数可靠的应用中,容忍辐射引起的单事件扰动(SEU)的能力是纳米级锁存器所必需的。这正在成为一个严格的要求,因为锁存节点中的SEU可能会破坏其结果,然后可能导致系统故障。此外,在减小CMOS纳米级技术的锁存器设计中,SEU的影响进一步恶化,因为它可能导致单节点干扰(SNU)之外的双节点干扰(DNU)。现有的设计抗辐射锁存器的方法不能在低硬件开销下实现完全的SNU/DNU容忍度。本文的目标是提出一种高性能的锁存器设计,用于SEU容限。通过利用不同类型晶体管中扰流的极性,所提出的设计具有少量的敏感节点,因此产生较低的保护开销。此外,由于其配置,所提出的设计在电路级实现了SEU公差,而无需额外的布局保护。这些优点使得所提出的设计优于技术文献中发现的所有现有硬化闩锁;使用65纳米CMOS技术的仿真结果表明,该设计在提供完整的SNU/DNU恢复的同时,实现了14.53%至98.76%的硬件开销降低。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Image Degradation due to Interacting Adjacent Hot Pixels Preventing Soft Errors and Hardware Trojans in RISC-V Cores Cross-Correlation Approach to Detecting Issue Test Sites in Massive Parallel Testing Evaluation of the Effects of SEUs on Configuration Memories in FPGA Implemented QC-LDPC Decoders Evaluating Read Disturb Effect on RRAM based AI Accelerator with Multilevel States and Input Voltages
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1