Performance Verification of Circuits

J. Mar, You-Pang Wei
{"title":"Performance Verification of Circuits","authors":"J. Mar, You-Pang Wei","doi":"10.1109/DAC.1984.1585841","DOIUrl":null,"url":null,"abstract":"This paper describes a multi-level simulation strategy for verifying and optimizing VLSI circuit performance. Circuit simulation alone is insufficient for ensuring that VLSI designs meet performance targets. To meet VLSI needs, a tri-level family of simulation tools consisting of critical path analyzers, parasitic timing simulators, and circuit simulators is proposed. The relationship and interface between these tools, including how they combine \"tops-down\" and \"bottoms-up\" design methodologies, and some results from the initial implementation of this strategy in actual VLSI product designs are also discussed.","PeriodicalId":188431,"journal":{"name":"21st Design Automation Conference Proceedings","volume":"41 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1984-06-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"21st Design Automation Conference Proceedings","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DAC.1984.1585841","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper describes a multi-level simulation strategy for verifying and optimizing VLSI circuit performance. Circuit simulation alone is insufficient for ensuring that VLSI designs meet performance targets. To meet VLSI needs, a tri-level family of simulation tools consisting of critical path analyzers, parasitic timing simulators, and circuit simulators is proposed. The relationship and interface between these tools, including how they combine "tops-down" and "bottoms-up" design methodologies, and some results from the initial implementation of this strategy in actual VLSI product designs are also discussed.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
电路性能验证
本文介绍了一种用于验证和优化VLSI电路性能的多级仿真策略。电路仿真本身不足以确保VLSI设计满足性能目标。为了满足超大规模集成电路的需求,提出了一个由关键路径分析仪、寄生时序模拟器和电路模拟器组成的三级仿真工具家族。本文还讨论了这些工具之间的关系和接口,包括它们如何结合“自上而下”和“自下而上”的设计方法,以及在实际VLSI产品设计中最初实施该策略的一些结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
The Engineering Design Environment IGES as an Interchange Format for Integrated Circuit Design Functional Testing Techniques for Digital LSI/VLSI Systems Functional Design Verification by Multi-Level Simulation Uniform Support for Information Handling and Problem Solving Required by the VLSI Design Process
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1