Minimizing via coupled noise in high performance thermal conduction module design

H.H. Chen, C. K. Wong
{"title":"Minimizing via coupled noise in high performance thermal conduction module design","authors":"H.H. Chen, C. K. Wong","doi":"10.1109/APCCAS.1994.514610","DOIUrl":null,"url":null,"abstract":"In the design of thermal conduction modules, chips are interconnected through thin-film layers and glass-ceramic layers. The total amount of noise on the package consists of not only the crosstalk between adjacent signal lines in the X and Y directions, but also the coupled noise between adjacent pins and vias in the Z direction. While the crosstalk between adjacent wires can be minimized by reducing wire length and increasing wire spacing, the via noise problem has never been considered during layout design. This paper introduces the via noise constraints for physical design, and proposes a net ordering and layer assignment method to minimize the via coupled noise in thermal conduction module (TCM) design.","PeriodicalId":231368,"journal":{"name":"Proceedings of APCCAS'94 - 1994 Asia Pacific Conference on Circuits and Systems","volume":"10 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-12-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of APCCAS'94 - 1994 Asia Pacific Conference on Circuits and Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APCCAS.1994.514610","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

In the design of thermal conduction modules, chips are interconnected through thin-film layers and glass-ceramic layers. The total amount of noise on the package consists of not only the crosstalk between adjacent signal lines in the X and Y directions, but also the coupled noise between adjacent pins and vias in the Z direction. While the crosstalk between adjacent wires can be minimized by reducing wire length and increasing wire spacing, the via noise problem has never been considered during layout design. This paper introduces the via noise constraints for physical design, and proposes a net ordering and layer assignment method to minimize the via coupled noise in thermal conduction module (TCM) design.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
在高性能热传导模块设计中最大限度地减少通过耦合噪声
在热传导模块的设计中,芯片通过薄膜层和玻璃陶瓷层相互连接。封装上的噪声总量不仅包括X和Y方向上相邻信号线之间的串扰,还包括Z方向上相邻引脚和过孔之间的耦合噪声。虽然可以通过减小导线长度和增加导线间距来减少相邻导线之间的串扰,但在布线设计中从未考虑过通孔噪声问题。介绍了热传导模块物理设计中的通孔噪声约束,提出了一种最小化通孔耦合噪声的网络排序和层分配方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Area-time optimal digital BiCMOS carry look-ahead adder Hierarchical circuit optimization for analog LSIs using device model refining Decomposition-based 2-D variable digital filter design Artificial neural networks-learning and generalization Nonlinear gradient-based edge detection algorithms in the telesign system
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1