Guowei Chen, C. D. Bui, Xinyang Yu, Md. Zahidul Islam, A. Kobayashi, K. Niitsu
{"title":"A 72-nW 440-mV Time Register Using Stacked-NMOS-Switched Gated Delay Cell in Biomedical Applications","authors":"Guowei Chen, C. D. Bui, Xinyang Yu, Md. Zahidul Islam, A. Kobayashi, K. Niitsu","doi":"10.1109/APCCAS50809.2020.9301716","DOIUrl":null,"url":null,"abstract":"This paper presents a time register that uses a gated delay pipeline, to hold or propagate time information through the line by a stacked NMOS switch. The minimum supply voltage can be down to 440 mV, which is much lower than previous state-of-the-arts whose supply voltage is 1 V or higher, making this design beneficial for wearable/implantable devices in biomedical applications. The post-layout simulation performed in 65-nm CMOS technology confirms the function of the proposed time register at a conversion rate of 10 MSamples/s. The stacked-NMOS-switched architecture contributes to low leakage current, realizing low power consumption of 72 nW. In addition, the coefficient of determination, denoted R2, is 0.9956 in the linear input range of 4–11 ns, indicating good linearity.","PeriodicalId":127075,"journal":{"name":"2020 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS)","volume":"28 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-12-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APCCAS50809.2020.9301716","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
Abstract
This paper presents a time register that uses a gated delay pipeline, to hold or propagate time information through the line by a stacked NMOS switch. The minimum supply voltage can be down to 440 mV, which is much lower than previous state-of-the-arts whose supply voltage is 1 V or higher, making this design beneficial for wearable/implantable devices in biomedical applications. The post-layout simulation performed in 65-nm CMOS technology confirms the function of the proposed time register at a conversion rate of 10 MSamples/s. The stacked-NMOS-switched architecture contributes to low leakage current, realizing low power consumption of 72 nW. In addition, the coefficient of determination, denoted R2, is 0.9956 in the linear input range of 4–11 ns, indicating good linearity.