On the way to the 2.5 Gbits/s ATM network ATM multiplexer demultiplexer ASIC

Jacobo Riesco, J. C. Diaz, L. A. Merayo, J. L. Conesa, Carlos Santos, E. J. Martínez
{"title":"On the way to the 2.5 Gbits/s ATM network ATM multiplexer demultiplexer ASIC","authors":"Jacobo Riesco, J. C. Diaz, L. A. Merayo, J. L. Conesa, Carlos Santos, E. J. Martínez","doi":"10.1109/EDTC.1997.582362","DOIUrl":null,"url":null,"abstract":"The present paper describes the AMDA integrated circuit (ATM Multiplexer/Demultiplexor ASIC). The circuit has two operation modes: in multiplexer mode an ATM low speed flow (up to 622 Mbits/s) is inserted in the empty slots of a high speed ATM flow (2.5 Gbits/s); in demultiplexer mode, the cells belonging to the low speed channels are extracted from the high speed ATM flow. An specific algorithm of distributed control has been developed, simulated and implemented, in order to guarantee an even bandwidth distribution independently of the network node position. The circuit is able to handle 8 K connections, with four different qualities of service; it manages a local queue of up to 16 K ATM cells using an external high speed SSRAM. The maximum clock frequency of the circuit is 155,52 MHz and it has been processed with the LSI-LOGIC's LCB5OOK technology (0,5 /spl mu/m CMOS). It contains 34800 equivalent gates, 48 Kbit of single port memory and 8,5 Kbit dual port memory, using an area of 6,7/spl times/6,7 mm and it is packaged in a 208 pins QFP.","PeriodicalId":297301,"journal":{"name":"Proceedings European Design and Test Conference. ED & TC 97","volume":"120 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1997-03-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings European Design and Test Conference. ED & TC 97","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDTC.1997.582362","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

Abstract

The present paper describes the AMDA integrated circuit (ATM Multiplexer/Demultiplexor ASIC). The circuit has two operation modes: in multiplexer mode an ATM low speed flow (up to 622 Mbits/s) is inserted in the empty slots of a high speed ATM flow (2.5 Gbits/s); in demultiplexer mode, the cells belonging to the low speed channels are extracted from the high speed ATM flow. An specific algorithm of distributed control has been developed, simulated and implemented, in order to guarantee an even bandwidth distribution independently of the network node position. The circuit is able to handle 8 K connections, with four different qualities of service; it manages a local queue of up to 16 K ATM cells using an external high speed SSRAM. The maximum clock frequency of the circuit is 155,52 MHz and it has been processed with the LSI-LOGIC's LCB5OOK technology (0,5 /spl mu/m CMOS). It contains 34800 equivalent gates, 48 Kbit of single port memory and 8,5 Kbit dual port memory, using an area of 6,7/spl times/6,7 mm and it is packaged in a 208 pins QFP.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
关于2.5 gbit /s ATM网络ATM多路复用解复用ASIC
本文介绍了AMDA集成电路(ATM multiexer /Demultiplexor ASIC)。电路有两种工作模式:在多路复用模式下,在高速ATM流(2.5 Gbits/s)的空槽中插入一个ATM低速流(高达622 Mbits/s);在解复用模式下,从高速ATM流中提取属于低速信道的单元。为了保证不受网络节点位置影响的带宽均匀分布,提出了一种分布式控制的具体算法,并进行了仿真和实现。该电路能够处理8k连接,具有四种不同的服务质量;它使用外部高速SSRAM管理多达16 K ATM单元的本地队列。该电路的最大时钟频率为155,52 MHz,采用LSI-LOGIC的LCB5OOK技术(0,5 /spl mu/m CMOS)进行处理。它包含34800等效门,48 Kbit的单端口存储器和8.5 Kbit的双端口存储器,使用面积为6,7/spl倍/6,7 mm,封装在208引脚QFP中。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A real-time smart sensor system for visual motion estimation A gridless multi-layer router for standard cell circuits using CTM cells Design and implementation of a coprocessor for cryptography applications Compact structural test generation for analog macros Multi-layer chip-level global routing using an efficient graph-based Steiner tree heuristic
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1