On the use of multiple fault detection times in a method for built-in test pattern generation for synchronous sequential circuits

I. Pomeranz, S. Reddy
{"title":"On the use of multiple fault detection times in a method for built-in test pattern generation for synchronous sequential circuits","authors":"I. Pomeranz, S. Reddy","doi":"10.1109/ETW.2000.873792","DOIUrl":null,"url":null,"abstract":"The first time unit where a fault in a synchronous sequential circuit is detected by a given test sequence T/sub 0/ is used by various procedures. One such procedure selects input sequences that are loaded onto an on-chip memory and used as seeds for built-in test pattern generation. Each input sequence is constructed based on a different fault f and is extracted from T/sub 0/ around the first detection time of f. In this work, we extend this procedure to consider multiple time units where every target fault f is detected by T/sub 0/ in order to select a shorter sequence based on f. The result is reduced storage requirements and test application time for this built-in test pattern generation approach.","PeriodicalId":255826,"journal":{"name":"Proceedings IEEE European Test Workshop","volume":"109 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-05-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings IEEE European Test Workshop","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ETW.2000.873792","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

The first time unit where a fault in a synchronous sequential circuit is detected by a given test sequence T/sub 0/ is used by various procedures. One such procedure selects input sequences that are loaded onto an on-chip memory and used as seeds for built-in test pattern generation. Each input sequence is constructed based on a different fault f and is extracted from T/sub 0/ around the first detection time of f. In this work, we extend this procedure to consider multiple time units where every target fault f is detected by T/sub 0/ in order to select a shorter sequence based on f. The result is reduced storage requirements and test application time for this built-in test pattern generation approach.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
在同步顺序电路内建测试模式生成方法中使用多故障检测时间
在同步顺序电路中,通过给定的测试序列T/sub 0/检测到故障的第一次单元被各种程序使用。其中一个这样的过程选择加载到片上存储器上的输入序列,并将其用作内置测试模式生成的种子。每个输入序列都是基于不同的故障f构建的,并在f的第一次检测时间左右从T/sub 0/中提取。在这项工作中,我们将该过程扩展到考虑多个时间单元,其中T/sub 0/检测每个目标故障f,以便根据f选择更短的序列。结果减少了这种内置测试模式生成方法的存储需求和测试应用时间。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Low cost concurrent test implementation for linear digital systems LEAP: An accurate defect-free I/sub DDQ/ estimator Fast and low-area TPGs based on T-type flip-flops can be easily integrated to the scan path RTL-based functional test generation for high defects coverage in digital SOCs Hierarchical defect-oriented fault simulation for digital circuits
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1