{"title":"Electrical analysis of InGaAs-based planar and tri-gate nMOSFET with S/D resistance dependencies at different drain biases","authors":"N. A. F. Othman, S. Hatta, N. Soin","doi":"10.1109/INEC.2018.8441907","DOIUrl":null,"url":null,"abstract":"This paper studies the electrical analysis of InGaAs-based planar and tri-gate nMOSFET and the influence of the source/drain (S/D) resistance, Rsd on the current-voltage (${\\text{I}}_{\\text{d}}-{\\text{V}}_{\\text{g}}$) relation at different drain biases (${\\text{V}}_{\\text{ds}}$). It is found that the tri-gate nMOSFET simulated at high Vds has shown better performance compared to planar nMOSFET simulated at low Vds. As the Rsd is reduced, the drain current of both planar and tri-gate devices increases. The on-current to off-current (${\\text{I}}_{\\text{on}})/{\\text{I}}_{\\text{off}}$) ratio of the devices also increases as the Rsd reduced. Tri-gate nMOSFET shows significant improvement as the Ion/Ioff ratio is $10^{3}$ higher than the planar nMOSFET device.","PeriodicalId":310101,"journal":{"name":"2018 IEEE 8th International Nanoelectronics Conferences (INEC)","volume":"51 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE 8th International Nanoelectronics Conferences (INEC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/INEC.2018.8441907","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
This paper studies the electrical analysis of InGaAs-based planar and tri-gate nMOSFET and the influence of the source/drain (S/D) resistance, Rsd on the current-voltage (${\text{I}}_{\text{d}}-{\text{V}}_{\text{g}}$) relation at different drain biases (${\text{V}}_{\text{ds}}$). It is found that the tri-gate nMOSFET simulated at high Vds has shown better performance compared to planar nMOSFET simulated at low Vds. As the Rsd is reduced, the drain current of both planar and tri-gate devices increases. The on-current to off-current (${\text{I}}_{\text{on}})/{\text{I}}_{\text{off}}$) ratio of the devices also increases as the Rsd reduced. Tri-gate nMOSFET shows significant improvement as the Ion/Ioff ratio is $10^{3}$ higher than the planar nMOSFET device.