Defects in polysilicon channel: Insight from first principles and multi-scale modelling

IF 1.4 4区 物理与天体物理 Q3 ENGINEERING, ELECTRICAL & ELECTRONIC Solid-state Electronics Pub Date : 2024-11-24 DOI:10.1016/j.sse.2024.109031
R. Maji , T. Rollo , S. Gangopadhyay , E. Luppi , E. Degoli , F. Nardi , L. Larcher , M. Pešić
{"title":"Defects in polysilicon channel: Insight from first principles and multi-scale modelling","authors":"R. Maji ,&nbsp;T. Rollo ,&nbsp;S. Gangopadhyay ,&nbsp;E. Luppi ,&nbsp;E. Degoli ,&nbsp;F. Nardi ,&nbsp;L. Larcher ,&nbsp;M. Pešić","doi":"10.1016/j.sse.2024.109031","DOIUrl":null,"url":null,"abstract":"<div><div>With increasing demand for essential components in the field of electronic devices, enabling advancements in display technology, flexible electronics, and various industrial applications, thin-film transistors (TFTs) are significant. Their versatility and compatibility with low-temperature fabrication processes make them a vital element in advanced electronic systems. The use of polycrystalline silicon (Poly-Si) as the channel material is specific to TFT applications unlike single-crystal/epitaxial Si in high-performance integrated circuit transistors. Poly-Si is characterized by the presence of defects such as voids, grain boundaries (GBs), and dislocations, that exert detrimental influence on electrical conductivity and then on device performance. Understanding of these would help engineer the novel TFT devices with superior reliability. In this context, Fundamental properties of the GBs are calculated using density functional theory (DFT) and their impact on poly-Si TFTs performance and figures of merit is assessed using the Ginestra® simulation platform. To account the process contaminations, the impact of known lighter impurities on GBs is comprehensively studied. In this paper we show how material properties from DFT can be effectively virtualized to predict electronic device performance, enable fast and reliable evaluation of device sensitivity to material changes, and how outputs of this multi-scale modelling process agree with experiments.</div></div>","PeriodicalId":21909,"journal":{"name":"Solid-state Electronics","volume":"223 ","pages":"Article 109031"},"PeriodicalIF":1.4000,"publicationDate":"2024-11-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Solid-state Electronics","FirstCategoryId":"101","ListUrlMain":"https://www.sciencedirect.com/science/article/pii/S0038110124001801","RegionNum":4,"RegionCategory":"物理与天体物理","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0

Abstract

With increasing demand for essential components in the field of electronic devices, enabling advancements in display technology, flexible electronics, and various industrial applications, thin-film transistors (TFTs) are significant. Their versatility and compatibility with low-temperature fabrication processes make them a vital element in advanced electronic systems. The use of polycrystalline silicon (Poly-Si) as the channel material is specific to TFT applications unlike single-crystal/epitaxial Si in high-performance integrated circuit transistors. Poly-Si is characterized by the presence of defects such as voids, grain boundaries (GBs), and dislocations, that exert detrimental influence on electrical conductivity and then on device performance. Understanding of these would help engineer the novel TFT devices with superior reliability. In this context, Fundamental properties of the GBs are calculated using density functional theory (DFT) and their impact on poly-Si TFTs performance and figures of merit is assessed using the Ginestra® simulation platform. To account the process contaminations, the impact of known lighter impurities on GBs is comprehensively studied. In this paper we show how material properties from DFT can be effectively virtualized to predict electronic device performance, enable fast and reliable evaluation of device sensitivity to material changes, and how outputs of this multi-scale modelling process agree with experiments.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
多晶硅沟道缺陷:从第一性原理和多尺度建模的洞察
随着电子器件领域对基本元件的需求不断增加,使得显示技术、柔性电子和各种工业应用的进步,薄膜晶体管(tft)具有重要意义。它们的多功能性和与低温制造工艺的兼容性使它们成为先进电子系统中的重要元素。多晶硅(Poly-Si)作为通道材料的使用是特定于TFT应用的,不像高性能集成电路晶体管中的单晶/外延硅。多晶硅的特点是存在缺陷,如空隙、晶界(GBs)和位错,这些缺陷会对电导率产生不利影响,进而影响器件性能。了解这些将有助于设计具有卓越可靠性的新型TFT器件。在这种情况下,使用密度泛函理论(DFT)计算了gb的基本特性,并使用Ginestra®仿真平台评估了它们对多晶硅tft性能和优点的影响。考虑到过程污染,已知的较轻杂质对gb的影响进行了全面研究。在本文中,我们展示了如何从DFT中有效地虚拟材料特性来预测电子器件性能,实现对器件对材料变化的敏感性的快速可靠评估,以及这种多尺度建模过程的输出如何与实验一致。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
Solid-state Electronics
Solid-state Electronics 物理-工程:电子与电气
CiteScore
3.00
自引率
5.90%
发文量
212
审稿时长
3 months
期刊介绍: It is the aim of this journal to bring together in one publication outstanding papers reporting new and original work in the following areas: (1) applications of solid-state physics and technology to electronics and optoelectronics, including theory and device design; (2) optical, electrical, morphological characterization techniques and parameter extraction of devices; (3) fabrication of semiconductor devices, and also device-related materials growth, measurement and evaluation; (4) the physics and modeling of submicron and nanoscale microelectronic and optoelectronic devices, including processing, measurement, and performance evaluation; (5) applications of numerical methods to the modeling and simulation of solid-state devices and processes; and (6) nanoscale electronic and optoelectronic devices, photovoltaics, sensors, and MEMS based on semiconductor and alternative electronic materials; (7) synthesis and electrooptical properties of materials for novel devices.
期刊最新文献
Editorial Board Comparison of radiation effects of LM and UMM structure GaAs triple-junction solar cells under 1 MeV neutron irradiation Well-balanced 4H-SiC JBSFET: Integrating JBS diode and VDMOSFET characteristics for reliable 1700V applications Influence of temperature inhomogeneity and trap charge on current imbalance of SiC MOSFETs Improvement of charge storage and retention characteristics of HfO2 Charge-Trapping layer in NVM based on InGaZnO channels
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1