SOI FinFET Design Optimization for Radiation Hardening and Performance Enhancement

IF 2.5 3区 工程技术 Q2 ENGINEERING, ELECTRICAL & ELECTRONIC IEEE Transactions on Device and Materials Reliability Pub Date : 2023-06-20 DOI:10.1109/TDMR.2023.3287839
Yichao Sun;Yujuan He;Peng Lu;Qingzhu Zhang;Fazhan Zhao;Zhengsheng Han;Bo Li
{"title":"SOI FinFET Design Optimization for Radiation Hardening and Performance Enhancement","authors":"Yichao Sun;Yujuan He;Peng Lu;Qingzhu Zhang;Fazhan Zhao;Zhengsheng Han;Bo Li","doi":"10.1109/TDMR.2023.3287839","DOIUrl":null,"url":null,"abstract":"This work proposes Total Ionizing Dose (TID) hardening techniques compatible with conventional 14-nm-node silicon-on-insulator (SOI) FinFETs’ process flows through performing 3-dimensional (3-D) simulations based on technology computer-aided design (TCAD) tools. The simulation results reveal a significantly critical TID impact induced by trapped charges in the buried oxide (BOX) and the spacer with calibration against 14 nm SOI FinFET’s experimental data (error ¡ 6%). Inspired by the physical interpretation, an optimization technique featuring an optimized gate structure, spacer length, and substrate bias is designed. The optimized gate structure is utilized to enhance the local gate-to-channel coupling at the bottom and reduce the generation and capture of electron-hole pairs. By reducing the spacer length, a lower sensitive volume in the spacer can effectively suppress the TID response. The setting of the negative substrate bias greatly improves the subthreshold characteristics, weakening the TID effect in the BOX. By adopting the combined optimization including these techniques, the threshold voltage shift \n<inline-formula> <tex-math>$(\\Delta V_{\\mathrm{ TH}})$ </tex-math></inline-formula>\n induced by a 5 Mrad(SiO2) irradiation can be reduced to 21 mV, whereas \n<inline-formula> <tex-math>$\\Delta V_{\\mathrm{ TH}}$ </tex-math></inline-formula>\n is 45 mV with only gate structure optimized and 97 mV without hardening. Meanwhile, the \n<inline-formula> <tex-math>$I_{\\mathrm{ ON}}/I_{\\mathrm{ OFF}}$ </tex-math></inline-formula>\n after radiation increases to \n<inline-formula> <tex-math>$1\\times 10\\,\\,^{\\mathrm{ 7}}$ </tex-math></inline-formula>\n, which is at least four orders of magnitude better than the original device. Meanwhile, subthreshold swing (SS) is reduced from 81 mV/dec to 71 mV/dec, and Drain Induced Barrier Lowering (DIBL) is reduced from 120 mV/V to 99 mV/V, respectively. The combined optimization design is demonstrated as an effective method to improve the tolerance against TID irradiation without compromising performance, promoting 14 nm SOI FinFET’s application in future harsh space environments.","PeriodicalId":448,"journal":{"name":"IEEE Transactions on Device and Materials Reliability","volume":"23 3","pages":"386-394"},"PeriodicalIF":2.5000,"publicationDate":"2023-06-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Transactions on Device and Materials Reliability","FirstCategoryId":"5","ListUrlMain":"https://ieeexplore.ieee.org/document/10158364/","RegionNum":3,"RegionCategory":"工程技术","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 1

Abstract

This work proposes Total Ionizing Dose (TID) hardening techniques compatible with conventional 14-nm-node silicon-on-insulator (SOI) FinFETs’ process flows through performing 3-dimensional (3-D) simulations based on technology computer-aided design (TCAD) tools. The simulation results reveal a significantly critical TID impact induced by trapped charges in the buried oxide (BOX) and the spacer with calibration against 14 nm SOI FinFET’s experimental data (error ¡ 6%). Inspired by the physical interpretation, an optimization technique featuring an optimized gate structure, spacer length, and substrate bias is designed. The optimized gate structure is utilized to enhance the local gate-to-channel coupling at the bottom and reduce the generation and capture of electron-hole pairs. By reducing the spacer length, a lower sensitive volume in the spacer can effectively suppress the TID response. The setting of the negative substrate bias greatly improves the subthreshold characteristics, weakening the TID effect in the BOX. By adopting the combined optimization including these techniques, the threshold voltage shift $(\Delta V_{\mathrm{ TH}})$ induced by a 5 Mrad(SiO2) irradiation can be reduced to 21 mV, whereas $\Delta V_{\mathrm{ TH}}$ is 45 mV with only gate structure optimized and 97 mV without hardening. Meanwhile, the $I_{\mathrm{ ON}}/I_{\mathrm{ OFF}}$ after radiation increases to $1\times 10\,\,^{\mathrm{ 7}}$ , which is at least four orders of magnitude better than the original device. Meanwhile, subthreshold swing (SS) is reduced from 81 mV/dec to 71 mV/dec, and Drain Induced Barrier Lowering (DIBL) is reduced from 120 mV/V to 99 mV/V, respectively. The combined optimization design is demonstrated as an effective method to improve the tolerance against TID irradiation without compromising performance, promoting 14 nm SOI FinFET’s application in future harsh space environments.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
SOI FinFET辐射强化与性能提升设计优化
这项工作提出了总电离剂量(TID)硬化技术,该技术通过基于计算机辅助设计(TCAD)工具的技术进行三维(3-D)模拟,与传统的14纳米节点绝缘体上硅(SOI) finfet的工艺流程兼容。根据14 nm SOI FinFET的实验数据(误差为6%),模拟结果表明,埋地氧化物(BOX)和间隔层中的捕获电荷对TID有显著的临界影响。受物理解释的启发,设计了一种优化栅极结构、间隔长度和衬底偏压的优化技术。优化后的栅极结构增强了底部局部栅极-通道耦合,减少了电子-空穴对的产生和捕获。通过减小隔离剂长度,隔离剂中较低的敏感体积可以有效地抑制TID响应。负基板偏置的设置大大改善了亚阈值特性,减弱了BOX中的TID效应。采用上述技术组合优化后,5 Mrad(SiO2)辐照诱导的阈值电压位移$(\Delta V_{\ mathm {TH}})$可降至21 mV,而仅优化栅极结构的阈值电压位移$\Delta V_{\ mathm {TH}}$为45 mV,未硬化的阈值电压位移$为97 mV。同时,辐射后的$I_{\mathrm{ON}}/ $I_{\mathrm{OFF}}$增加到$1\乘以10\,\,^{\mathrm{7}}$,比原器件至少提高了4个数量级。同时,亚阈值摆幅(SS)从81 mV/dec降至71 mV/dec,漏极诱导势垒降低(DIBL)从120 mV/V降至99 mV/V。该组合优化设计是在不影响性能的情况下提高对TID辐照耐受性的有效方法,可促进14nm SOI FinFET在未来恶劣空间环境中的应用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
IEEE Transactions on Device and Materials Reliability
IEEE Transactions on Device and Materials Reliability 工程技术-工程:电子与电气
CiteScore
4.80
自引率
5.00%
发文量
71
审稿时长
6-12 weeks
期刊介绍: The scope of the publication includes, but is not limited to Reliability of: Devices, Materials, Processes, Interfaces, Integrated Microsystems (including MEMS & Sensors), Transistors, Technology (CMOS, BiCMOS, etc.), Integrated Circuits (IC, SSI, MSI, LSI, ULSI, ELSI, etc.), Thin Film Transistor Applications. The measurement and understanding of the reliability of such entities at each phase, from the concept stage through research and development and into manufacturing scale-up, provides the overall database on the reliability of the devices, materials, processes, package and other necessities for the successful introduction of a product to market. This reliability database is the foundation for a quality product, which meets customer expectation. A product so developed has high reliability. High quality will be achieved because product weaknesses will have been found (root cause analysis) and designed out of the final product. This process of ever increasing reliability and quality will result in a superior product. In the end, reliability and quality are not one thing; but in a sense everything, which can be or has to be done to guarantee that the product successfully performs in the field under customer conditions. Our goal is to capture these advances. An additional objective is to focus cross fertilized communication in the state of the art of reliability of electronic materials and devices and provide fundamental understanding of basic phenomena that affect reliability. In addition, the publication is a forum for interdisciplinary studies on reliability. An overall goal is to provide leading edge/state of the art information, which is critically relevant to the creation of reliable products.
期刊最新文献
Bound-Constrained Expectation Maximization for Weibull Competing-Risks Device Reliability Reliability Analysis of GaAs-PIN Limiter Under Ultra-Wideband Pulse Radiation Research of Single-Event Burnout in P-NiO/n-Ga2O3 Heterojunction Diode Table of Contents IEEE Transactions on Device and Materials Reliability Publication Information
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1