{"title":"Physical Insights on Current Dynamics of RESURF DeMOS Designed for High-Frequency CMOS Level Shifter Application","authors":"Shraddha Pali, Ankur Gupta","doi":"10.1080/02564602.2022.2143915","DOIUrl":null,"url":null,"abstract":"This work investigates isothermal high-current dynamics of Drain-extended MOS (DeMOS) devices optimized for high-frequency switching applications. Gate charge optimized reduced-surface-field (RESURF) DeNMOS structures using surface-implant (P-Top) and split-gate (SG_NonSTI) have been compared with conventional DeNMOS (C_DeNMOS) to investigate the dynamics of parasitic BJT trigger and subsequent space charge modulation (SCM) under high current conditions. Comparative AC analysis at a different gate and drain bias shows quasi-saturation peaks responsible for space charge modulation under high current conditions in DeMOS devices. The transient analysis investigates the isothermal unclamped inductive switching (UIS) and reverse recovery behavior. The parasitic gate capacitances Cgg and Cgd are reduced in both P-Top and SG_NonSTI. With the lowest turn-off delay under very high current conditions in UIS simulations, SG_NonSTI shows the best switching reliability, while P-Top shows the best reverse recovery and transient switching delay performance. In addition, we have shown the application of proposed DeNMOS devices in designing a high-frequency CMOS level shifter circuit. Compared to C_DeNMOS, the highest operating frequency has increased for P-Top and SG_NonSTI DeNMOS structures by 40% and 35%, respectively.","PeriodicalId":13252,"journal":{"name":"IETE Technical Review","volume":"40 1","pages":"611 - 620"},"PeriodicalIF":2.5000,"publicationDate":"2022-11-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IETE Technical Review","FirstCategoryId":"94","ListUrlMain":"https://doi.org/10.1080/02564602.2022.2143915","RegionNum":4,"RegionCategory":"计算机科学","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 0
Abstract
This work investigates isothermal high-current dynamics of Drain-extended MOS (DeMOS) devices optimized for high-frequency switching applications. Gate charge optimized reduced-surface-field (RESURF) DeNMOS structures using surface-implant (P-Top) and split-gate (SG_NonSTI) have been compared with conventional DeNMOS (C_DeNMOS) to investigate the dynamics of parasitic BJT trigger and subsequent space charge modulation (SCM) under high current conditions. Comparative AC analysis at a different gate and drain bias shows quasi-saturation peaks responsible for space charge modulation under high current conditions in DeMOS devices. The transient analysis investigates the isothermal unclamped inductive switching (UIS) and reverse recovery behavior. The parasitic gate capacitances Cgg and Cgd are reduced in both P-Top and SG_NonSTI. With the lowest turn-off delay under very high current conditions in UIS simulations, SG_NonSTI shows the best switching reliability, while P-Top shows the best reverse recovery and transient switching delay performance. In addition, we have shown the application of proposed DeNMOS devices in designing a high-frequency CMOS level shifter circuit. Compared to C_DeNMOS, the highest operating frequency has increased for P-Top and SG_NonSTI DeNMOS structures by 40% and 35%, respectively.
期刊介绍:
IETE Technical Review is a world leading journal which publishes state-of-the-art review papers and in-depth tutorial papers on current and futuristic technologies in the area of electronics and telecommunications engineering. We also publish original research papers which demonstrate significant advances.