Review of scanning electron microscope-based overlay measurement beyond 3-nm node device

IF 1.5 2区 物理与天体物理 Q3 ENGINEERING, ELECTRICAL & ELECTRONIC Journal of Micro/Nanolithography, MEMS, and MOEMS Pub Date : 2019-06-13 DOI:10.1117/1.JMM.18.2.021206
O. Inoue, K. Hasumi
{"title":"Review of scanning electron microscope-based overlay measurement beyond 3-nm node device","authors":"O. Inoue, K. Hasumi","doi":"10.1117/1.JMM.18.2.021206","DOIUrl":null,"url":null,"abstract":"Abstract. Overlay control has been one of the most critical issues for manufacturing of leading edge semiconductor devices. Introduction of the double patterning process requires stringent overlay control. Conventional optical overlay (Opt-OL) metrology has technical challenges with measurement robustness, solving overlay discrepancy between overlay mark and device pattern, and measuring smaller marks laid out in large numbers within the die accurately for high-order correction. In contrast, scanning electron microscope-based overlay (SEM-OL) metrology can directly measure both overlay targets and actual devices or device-like structures on processed wafers with high spatial resolution. It can be used for reference metrology and optimization of Opt-OL measurement conditions. SEM-OL uses small structures, including actual device patterns, which allows insertion of many SEM-OL targets across a die. Precise overlay distribution can be measured using dedicated SEM-OL mark, improving measurement accuracy and repeatability. To extend SEM-OL capability, we have been developing SEM-OL techniques that can measure not only surface patterns by critical dimension SEM but also buried patterns for leading edge device processes. There are two techniques to detect buried patterns. One is to use high-acceleration voltage SEM, which detects backscattering electron emphasizing material contrast. It has been adopted for overlay measurements for memory and logic devices at after-etch inspection or even after-develop inspection. The other is to utilize charging effect, which reflects voltage contrast at the surface depending on the material properties of underneath structure. SEM-OL measurement using transient voltage contrast has been developed and its capability of overlay measurement has been proven. An overlay measurement algorithm using template matching method has been developed and was applied to dynamic random access memory (DRAM) process monitor in manufacturing. In order to extend SEM-OL metrology to beyond 3-nm node logic and cutting-edge DRAM devices (half pitch = 14 nm), we are improving measurement precision of detecting buried patterns and measurement throughput by developing optimized SEM-OL mark.","PeriodicalId":16522,"journal":{"name":"Journal of Micro/Nanolithography, MEMS, and MOEMS","volume":"50 8 1","pages":"021206 - 021206"},"PeriodicalIF":1.5000,"publicationDate":"2019-06-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Journal of Micro/Nanolithography, MEMS, and MOEMS","FirstCategoryId":"101","ListUrlMain":"https://doi.org/10.1117/1.JMM.18.2.021206","RegionNum":2,"RegionCategory":"物理与天体物理","ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q3","JCRName":"ENGINEERING, ELECTRICAL & ELECTRONIC","Score":null,"Total":0}
引用次数: 12

Abstract

Abstract. Overlay control has been one of the most critical issues for manufacturing of leading edge semiconductor devices. Introduction of the double patterning process requires stringent overlay control. Conventional optical overlay (Opt-OL) metrology has technical challenges with measurement robustness, solving overlay discrepancy between overlay mark and device pattern, and measuring smaller marks laid out in large numbers within the die accurately for high-order correction. In contrast, scanning electron microscope-based overlay (SEM-OL) metrology can directly measure both overlay targets and actual devices or device-like structures on processed wafers with high spatial resolution. It can be used for reference metrology and optimization of Opt-OL measurement conditions. SEM-OL uses small structures, including actual device patterns, which allows insertion of many SEM-OL targets across a die. Precise overlay distribution can be measured using dedicated SEM-OL mark, improving measurement accuracy and repeatability. To extend SEM-OL capability, we have been developing SEM-OL techniques that can measure not only surface patterns by critical dimension SEM but also buried patterns for leading edge device processes. There are two techniques to detect buried patterns. One is to use high-acceleration voltage SEM, which detects backscattering electron emphasizing material contrast. It has been adopted for overlay measurements for memory and logic devices at after-etch inspection or even after-develop inspection. The other is to utilize charging effect, which reflects voltage contrast at the surface depending on the material properties of underneath structure. SEM-OL measurement using transient voltage contrast has been developed and its capability of overlay measurement has been proven. An overlay measurement algorithm using template matching method has been developed and was applied to dynamic random access memory (DRAM) process monitor in manufacturing. In order to extend SEM-OL metrology to beyond 3-nm node logic and cutting-edge DRAM devices (half pitch = 14 nm), we are improving measurement precision of detecting buried patterns and measurement throughput by developing optimized SEM-OL mark.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于扫描电子显微镜的3nm以上节点器件覆盖测量综述
摘要覆盖控制一直是制造前沿半导体器件的最关键问题之一。引入双重图案工艺需要严格的覆盖控制。传统的光学覆盖(optical overlay, Opt-OL)测量方法在测量鲁棒性、解决覆盖标记与器件图案之间的覆盖差异以及精确测量大量分布在模具内的小标记以进行高阶校正等方面存在技术挑战。相比之下,基于扫描电子显微镜的覆盖层(SEM-OL)测量可以直接测量覆盖层目标和加工晶圆上的实际器件或类器件结构,具有高空间分辨率。该方法可作为参考计量和优化Opt-OL测量条件。SEM-OL使用小型结构,包括实际的器件模式,这允许在一个芯片上插入许多SEM-OL目标。使用专用SEM-OL标记可以测量精确的覆盖分布,提高测量精度和可重复性。为了扩展SEM- ol能力,我们一直在开发SEM- ol技术,不仅可以通过关键尺寸SEM测量表面图案,还可以测量前沿器件工艺的埋藏图案。有两种技术可以检测隐藏模式。一种是使用高加速电压扫描电镜,它检测后向散射电子,强调材料对比。它已被用于存储和逻辑器件在蚀刻后检测甚至显影后检测的覆盖测量。另一种是利用充电效应,根据底层结构的材料特性反映表面的电压对比。利用瞬态电压对比技术开发了SEM-OL测量方法,并证明了其覆盖测量的能力。提出了一种基于模板匹配法的叠加测量算法,并将其应用于制造业动态随机存储器(DRAM)过程监控中。为了将SEM-OL测量扩展到超过3nm节点逻辑和尖端DRAM器件(半间距= 14 nm),我们正在通过开发优化的SEM-OL标记来提高检测埋藏模式的测量精度和测量吞吐量。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
CiteScore
3.40
自引率
30.40%
发文量
0
审稿时长
6-12 weeks
期刊最新文献
Rayleigh or Abbe? Origin and naming of the resolution formula of microlithography JM3 is Gone, Long Live JM3! Direct comparison of line edge roughness measurements by SEM and a metrological tilting-atomic force microscopy for reference metrology Resolution enhancement with source-wavelength optimization according to illumination angle in optical lithography Particle and pattern discriminant freeze-cleaning method
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1