{"title":"Low Power Approximate Unsigned Divider Design Using Gate Diffusion Input Logic","authors":"Mohammad Heidary Takaby, S. Sayedi","doi":"10.1109/IranianCEE.2019.8786452","DOIUrl":null,"url":null,"abstract":"With the advancement of technology in recent decades and increase of integrated circuits density, the importance of power consumption in design of electronic circuits is steadily increasing. Among the four basic and widely used computational units, division unit has most complexity, so design improvement of this unit has a significant impact on the hardware complexity of the related system. To implement the circuit, GDI is a suitable logic structure to be used. In this structure, the design of complex circuits can be done with less number of transistors and less power consumption. In some applications in digital signal and image processing like machine vision and machine learning, if there are some inaccuracies in calculations, the system still has capability of producing output in an acceptable accuracy range. In this paper, an unsigned approximate division algorithm is proposed and implemented in GDI structure with the aim of reducing the hardware complexity of divider unit. Simulation results reveal that proposed divider implemented in GDI structure compared to its CMOS counterpart show a reduction of 61% in dynamic power consumption, 41% in delay and 69% in area.","PeriodicalId":6683,"journal":{"name":"2019 27th Iranian Conference on Electrical Engineering (ICEE)","volume":"119 1","pages":"66-70"},"PeriodicalIF":0.0000,"publicationDate":"2019-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 27th Iranian Conference on Electrical Engineering (ICEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IranianCEE.2019.8786452","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
With the advancement of technology in recent decades and increase of integrated circuits density, the importance of power consumption in design of electronic circuits is steadily increasing. Among the four basic and widely used computational units, division unit has most complexity, so design improvement of this unit has a significant impact on the hardware complexity of the related system. To implement the circuit, GDI is a suitable logic structure to be used. In this structure, the design of complex circuits can be done with less number of transistors and less power consumption. In some applications in digital signal and image processing like machine vision and machine learning, if there are some inaccuracies in calculations, the system still has capability of producing output in an acceptable accuracy range. In this paper, an unsigned approximate division algorithm is proposed and implemented in GDI structure with the aim of reducing the hardware complexity of divider unit. Simulation results reveal that proposed divider implemented in GDI structure compared to its CMOS counterpart show a reduction of 61% in dynamic power consumption, 41% in delay and 69% in area.