I. Íñiguez-de-la-Torre, J. Mateos, T. González, V. Kaushal, M. Margala
{"title":"Ballistic deflection transistor: Geometry dependence and boolean operations","authors":"I. Íñiguez-de-la-Torre, J. Mateos, T. González, V. Kaushal, M. Margala","doi":"10.1109/CDE.2013.6481374","DOIUrl":null,"url":null,"abstract":"In this work, a room temperature study of ballistic deflection transistors (BDTs) is performed. By applying various processing steps such as hard mask deposition, e-beam lithography, reactive ion etching, etc., BDTs were fabricated, and the interplay between the geometry and their performance is analyzed. The importance of the top drain terminal is also examined. The application of the BDT for different logic configurations on the basis of its asymmetric biasing behavior is studied. Using this concept, even a single BDT can be used as a logic gate.","PeriodicalId":6614,"journal":{"name":"2013 Spanish Conference on Electron Devices","volume":"21 1","pages":"187-190"},"PeriodicalIF":0.0000,"publicationDate":"2013-03-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 Spanish Conference on Electron Devices","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CDE.2013.6481374","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
Abstract
In this work, a room temperature study of ballistic deflection transistors (BDTs) is performed. By applying various processing steps such as hard mask deposition, e-beam lithography, reactive ion etching, etc., BDTs were fabricated, and the interplay between the geometry and their performance is analyzed. The importance of the top drain terminal is also examined. The application of the BDT for different logic configurations on the basis of its asymmetric biasing behavior is studied. Using this concept, even a single BDT can be used as a logic gate.