Understanding dual-gate polymer field-effect transistors

T. Ha, P. Sonar, A. Dodabalapur
{"title":"Understanding dual-gate polymer field-effect transistors","authors":"T. Ha, P. Sonar, A. Dodabalapur","doi":"10.1109/DRC.2012.6256936","DOIUrl":null,"url":null,"abstract":"Since the first report that the use of regioregular conjugated polymer semiconductors results in significantly improved device performance in field-effect transistors (FETs), research into polymer FETs such as novel material development, fabrication processes optimization and device architectures employment has been focused [1-2]. One of such attempts is dual-gate configuration based polymer FETs. In a dual-gate device, the semiconductor active layer is sandwiched between two separate dielectrics and carrier concentration or the channel conductivity can be effectively controlled through the voltages applied independently to the top and bottom gate electrodes. Dual-gate devices have been investigated to obtain improved performance such as higher on-current, increased on-off current ratio and decreased threshold voltage [3-4].","PeriodicalId":6808,"journal":{"name":"70th Device Research Conference","volume":"59 1","pages":"81-82"},"PeriodicalIF":0.0000,"publicationDate":"2012-06-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"70th Device Research Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DRC.2012.6256936","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Since the first report that the use of regioregular conjugated polymer semiconductors results in significantly improved device performance in field-effect transistors (FETs), research into polymer FETs such as novel material development, fabrication processes optimization and device architectures employment has been focused [1-2]. One of such attempts is dual-gate configuration based polymer FETs. In a dual-gate device, the semiconductor active layer is sandwiched between two separate dielectrics and carrier concentration or the channel conductivity can be effectively controlled through the voltages applied independently to the top and bottom gate electrodes. Dual-gate devices have been investigated to obtain improved performance such as higher on-current, increased on-off current ratio and decreased threshold voltage [3-4].
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
了解双栅聚合物场效应晶体管
自从首次报道使用区域规则共轭聚合物半导体导致场效应晶体管(fet)的器件性能显著提高以来,对聚合物fet的研究,如新材料开发、制造工艺优化和器件架构的使用一直是关注的焦点[1-2]。其中一种尝试是基于双栅极结构的聚合物场效应管。在双栅器件中,半导体有源层夹在两个单独的介质之间,载流子浓度或通道电导率可以通过分别施加于上、下栅极电极的电压有效地控制。双栅器件已被研究以获得更高的性能,如更高的通断电流、更高的通断电流比和更低的阈值电压[3-4]。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Enhancement-mode Al045Ga0.55N/Al0.3Ga0.7N High Electron Mobility Transistor with p-Al0.3Ga0.7N Gate CMOS-compatible Ti/Al ohmic contacts (R c ° C) Role of screening, heating, and dielectrics on high-field transport in graphene Electrical control of nuclear-spin-induced Hall voltage in an inverted InAs heterostructure Piezotronics and piezo-phototronics
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1