超低功耗数字亚阈值操作的覆盖式DGMOS

B. Paul, A. Bansal, K. Roy
{"title":"超低功耗数字亚阈值操作的覆盖式DGMOS","authors":"B. Paul, A. Bansal, K. Roy","doi":"10.1109/DRC.2005.1553132","DOIUrl":null,"url":null,"abstract":"Inthis paperwe analyze theimpact ofgateunderlap on theeffective capacitance ofDoubleGateMOS (DGMOS) transistor fordigital sub-threshold operation. Results onaring oscillator showthat withoptimum underlap 40%improvement indelay canbeachieved with7.3Xreduction inpowerdelay product (PDP). I.Introduction Sub-threshold leakage current canbeusedinapplications requiring ultra-low powerconsumption withlowtomedium (tentohundreds ofmegahertz) frequency ofoperation [1], e.g.cellphones, PDA,pacemaker etc.DoublegateMOS (DGMOS)transistors aresuitable forsub-threshold operation (VDD < VTH(Fig. 1)) duetotheir nearideal sub-threshold slope andnegligible intrinsic capacitance [2]. Inthis paper we investigate theeffectiveness ofthegateunderlap inDGMOS device forfurther minimizing powerconsumption indigital sub-threshold operation. Unlike super-threshold operation, the intrinsic capacitance oftheDGMOS operated inthesubthreshold region isnegligible andisveryweakly dependent onthechannel length [2]. Hence, theeffective capacitance (CG) inthesub-threshold region isdominated bytheparasitic capacitance. We showthat withoptimum gateunderlap the parasitic capacitances ofDGMOScanbesignificantly reduced, whichinturn leads tolower circuit powerconsumption.","PeriodicalId":306160,"journal":{"name":"63rd Device Research Conference Digest, 2005. DRC '05.","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2005-06-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":"{\"title\":\"Underlap DGMOS for ultra-low power digital sub-threshold operation\",\"authors\":\"B. Paul, A. Bansal, K. Roy\",\"doi\":\"10.1109/DRC.2005.1553132\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Inthis paperwe analyze theimpact ofgateunderlap on theeffective capacitance ofDoubleGateMOS (DGMOS) transistor fordigital sub-threshold operation. Results onaring oscillator showthat withoptimum underlap 40%improvement indelay canbeachieved with7.3Xreduction inpowerdelay product (PDP). I.Introduction Sub-threshold leakage current canbeusedinapplications requiring ultra-low powerconsumption withlowtomedium (tentohundreds ofmegahertz) frequency ofoperation [1], e.g.cellphones, PDA,pacemaker etc.DoublegateMOS (DGMOS)transistors aresuitable forsub-threshold operation (VDD < VTH(Fig. 1)) duetotheir nearideal sub-threshold slope andnegligible intrinsic capacitance [2]. Inthis paper we investigate theeffectiveness ofthegateunderlap inDGMOS device forfurther minimizing powerconsumption indigital sub-threshold operation. Unlike super-threshold operation, the intrinsic capacitance oftheDGMOS operated inthesubthreshold region isnegligible andisveryweakly dependent onthechannel length [2]. Hence, theeffective capacitance (CG) inthesub-threshold region isdominated bytheparasitic capacitance. We showthat withoptimum gateunderlap the parasitic capacitances ofDGMOScanbesignificantly reduced, whichinturn leads tolower circuit powerconsumption.\",\"PeriodicalId\":306160,\"journal\":{\"name\":\"63rd Device Research Conference Digest, 2005. DRC '05.\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-06-20\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"10\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"63rd Device Research Conference Digest, 2005. DRC '05.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DRC.2005.1553132\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"63rd Device Research Conference Digest, 2005. DRC '05.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DRC.2005.1553132","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10

摘要

本文分析了栅极搭接对双栅极(DGMOS)晶体管数字亚阈值工作有效电容的影响。结果表明,在最优的欠接情况下,延时提高了40%,功率延迟积(PDP)降低了7.3倍。一、介绍亚阈值泄漏电流可用于低中频(10 -数百兆赫)工作频率要求超低功耗的应用[1],如手机、PDA、起搏器等。双栅极晶体管(DGMOS)适用于亚阈值工作(VDD < VTH)。1))由于其近似亚阈值斜率和可忽略的固有电容[2]。在本文中,我们研究了gateunderlap的inDGMOS器件在数字亚阈值操作中进一步降低功耗的有效性。与超阈值操作不同,在亚阈值区域操作的dgmos的固有电容可以忽略不计,并且对通道长度的依赖性非常弱[2]。因此,亚阈值区域的有效电容(CG)由寄生电容主导。我们的研究表明,通过优化门电路覆盖,dgmos的寄生电容显著降低,从而降低了电路功耗。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Underlap DGMOS for ultra-low power digital sub-threshold operation
Inthis paperwe analyze theimpact ofgateunderlap on theeffective capacitance ofDoubleGateMOS (DGMOS) transistor fordigital sub-threshold operation. Results onaring oscillator showthat withoptimum underlap 40%improvement indelay canbeachieved with7.3Xreduction inpowerdelay product (PDP). I.Introduction Sub-threshold leakage current canbeusedinapplications requiring ultra-low powerconsumption withlowtomedium (tentohundreds ofmegahertz) frequency ofoperation [1], e.g.cellphones, PDA,pacemaker etc.DoublegateMOS (DGMOS)transistors aresuitable forsub-threshold operation (VDD < VTH(Fig. 1)) duetotheir nearideal sub-threshold slope andnegligible intrinsic capacitance [2]. Inthis paper we investigate theeffectiveness ofthegateunderlap inDGMOS device forfurther minimizing powerconsumption indigital sub-threshold operation. Unlike super-threshold operation, the intrinsic capacitance oftheDGMOS operated inthesubthreshold region isnegligible andisveryweakly dependent onthechannel length [2]. Hence, theeffective capacitance (CG) inthesub-threshold region isdominated bytheparasitic capacitance. We showthat withoptimum gateunderlap the parasitic capacitances ofDGMOScanbesignificantly reduced, whichinturn leads tolower circuit powerconsumption.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
High-power stable field-plated AlGaN-GaN MOSHFETs A new four-terminal hybrid silicon/organic field-effect sensor device Tunnel junctions in GaN/AlN for optoelectronic applications Data retention behavior in the embedded SONOS nonvolatile memory cell Mobility and sub-threshold characteristics in high-mobility dual-channel strained Si/strainef SiGe p-MOSFETs
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1