Fabiano A. Colling, C. Moraes, Celso Peter, E. Rhod, W. Hasenkamp, Dong-Hyun Park, T. Oh
{"title":"PoP封装半导体翘曲的数值评估","authors":"Fabiano A. Colling, C. Moraes, Celso Peter, E. Rhod, W. Hasenkamp, Dong-Hyun Park, T. Oh","doi":"10.1109/SBMICRO.2015.7298127","DOIUrl":null,"url":null,"abstract":"The Package on Package (PoP) emerges as a package alternative to increase the number of transistors in the same area by stacking thin chips. The differences in thermal and mechanical properties of the various materials that constitute the encapsulated chip can result in the device warpage. In this study the thermomechanical behavior of an electronic device encapsulated by the Package on Package technology was simulated. The factors that contribute to generate warping in semiconductor encapsulated with PoP technology during the solder reflow process were evaluated. This study evaluates the conditions and process parameters during fabrication of a 40 μm thick chip molded with one kind of Epoxy Molding Compound (EMC). Through the warpage measurements by Moire interferometry it was possible to build correlations with computer simulation of the device. The results of this comparison were used as a basis for simulation and validation of input data used in other settings for three different thicknesses of silicon chips (40, 100 and 200 microns) and two different types of EMC (EMC1 and EMC2). In the simulations, it was found the warpage of the 40 microns thick chips, considering the different epoxy compounds, decreased by about 40% in the top chip, the reduction obtained in the 100 microns thick chips was in the order of 35%, while in the 200 microns thick chips the warpage decreased by about 3%. The results show the importance of simulation to predict the tendency of warping when there are variations in the fabrication process parameters.","PeriodicalId":342493,"journal":{"name":"2015 30th Symposium on Microelectronics Technology and Devices (SBMicro)","volume":"47 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-10-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Numerical evaluation of warpage in PoP encapsulated semiconductors\",\"authors\":\"Fabiano A. Colling, C. Moraes, Celso Peter, E. Rhod, W. Hasenkamp, Dong-Hyun Park, T. Oh\",\"doi\":\"10.1109/SBMICRO.2015.7298127\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The Package on Package (PoP) emerges as a package alternative to increase the number of transistors in the same area by stacking thin chips. The differences in thermal and mechanical properties of the various materials that constitute the encapsulated chip can result in the device warpage. In this study the thermomechanical behavior of an electronic device encapsulated by the Package on Package technology was simulated. The factors that contribute to generate warping in semiconductor encapsulated with PoP technology during the solder reflow process were evaluated. This study evaluates the conditions and process parameters during fabrication of a 40 μm thick chip molded with one kind of Epoxy Molding Compound (EMC). Through the warpage measurements by Moire interferometry it was possible to build correlations with computer simulation of the device. The results of this comparison were used as a basis for simulation and validation of input data used in other settings for three different thicknesses of silicon chips (40, 100 and 200 microns) and two different types of EMC (EMC1 and EMC2). In the simulations, it was found the warpage of the 40 microns thick chips, considering the different epoxy compounds, decreased by about 40% in the top chip, the reduction obtained in the 100 microns thick chips was in the order of 35%, while in the 200 microns thick chips the warpage decreased by about 3%. The results show the importance of simulation to predict the tendency of warping when there are variations in the fabrication process parameters.\",\"PeriodicalId\":342493,\"journal\":{\"name\":\"2015 30th Symposium on Microelectronics Technology and Devices (SBMicro)\",\"volume\":\"47 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-10-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 30th Symposium on Microelectronics Technology and Devices (SBMicro)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SBMICRO.2015.7298127\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 30th Symposium on Microelectronics Technology and Devices (SBMicro)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SBMICRO.2015.7298127","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Numerical evaluation of warpage in PoP encapsulated semiconductors
The Package on Package (PoP) emerges as a package alternative to increase the number of transistors in the same area by stacking thin chips. The differences in thermal and mechanical properties of the various materials that constitute the encapsulated chip can result in the device warpage. In this study the thermomechanical behavior of an electronic device encapsulated by the Package on Package technology was simulated. The factors that contribute to generate warping in semiconductor encapsulated with PoP technology during the solder reflow process were evaluated. This study evaluates the conditions and process parameters during fabrication of a 40 μm thick chip molded with one kind of Epoxy Molding Compound (EMC). Through the warpage measurements by Moire interferometry it was possible to build correlations with computer simulation of the device. The results of this comparison were used as a basis for simulation and validation of input data used in other settings for three different thicknesses of silicon chips (40, 100 and 200 microns) and two different types of EMC (EMC1 and EMC2). In the simulations, it was found the warpage of the 40 microns thick chips, considering the different epoxy compounds, decreased by about 40% in the top chip, the reduction obtained in the 100 microns thick chips was in the order of 35%, while in the 200 microns thick chips the warpage decreased by about 3%. The results show the importance of simulation to predict the tendency of warping when there are variations in the fabrication process parameters.