L. Chu, R. Chu, C. A. Lin, T. Lin, T. Chiang, J. Kwo, M. Hong
{"title":"采用亚纳米EOT的高栅极介质Ga2O3(Gd2O3)实现高性能Ge MOS器件","authors":"L. Chu, R. Chu, C. A. Lin, T. Lin, T. Chiang, J. Kwo, M. Hong","doi":"10.1109/DRC.2010.5551961","DOIUrl":null,"url":null,"abstract":"When channel materials other than Si are being considered to enhance the carrier mobility, Ge has always been one viable candidate since it possesses higher carrier mobility than those of Si. However, it is difficult to achieve a high-quality oxide/Ge interface comparable to SiO<inf>2</inf>/Si due to unfavorable surface properties and water-soluble native oxides of Ge. Over the past 4–5 years, two major techniques have been shown to effectively passivate the Ge surface by utilizing Si(SiO<inf>2</inf>) [1] and thermally grown stoichiometric GeO<inf>2</inf> [2,3] as the passivation layers, thus giving low D<inf>it</inf>'s of ∼10<sup>11</sup> cm<sup>−2</sup>eV<sup>−1</sup>. However, the use of the interfacial passivation layers (IPL) encountered a major hindrance primarily due to their relatively lower к values which have an adverse effect on the critical requirement of great reduction of equivalent oxide thickness (EOT) for future CMOS applications. An effective approach to achieve the ultimate EOT down-scaling is to directly deposit high-к dielectrics on Ge without IPLs, while maintaining a high к value and decent oxide/Ge interface quality.","PeriodicalId":396875,"journal":{"name":"68th Device Research Conference","volume":"84 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-06-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Achieving high-performance Ge MOS devices using high-к gate dielectrics Ga2O3(Gd2O3) of sub-nm EOT\",\"authors\":\"L. Chu, R. Chu, C. A. Lin, T. Lin, T. Chiang, J. Kwo, M. Hong\",\"doi\":\"10.1109/DRC.2010.5551961\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"When channel materials other than Si are being considered to enhance the carrier mobility, Ge has always been one viable candidate since it possesses higher carrier mobility than those of Si. However, it is difficult to achieve a high-quality oxide/Ge interface comparable to SiO<inf>2</inf>/Si due to unfavorable surface properties and water-soluble native oxides of Ge. Over the past 4–5 years, two major techniques have been shown to effectively passivate the Ge surface by utilizing Si(SiO<inf>2</inf>) [1] and thermally grown stoichiometric GeO<inf>2</inf> [2,3] as the passivation layers, thus giving low D<inf>it</inf>'s of ∼10<sup>11</sup> cm<sup>−2</sup>eV<sup>−1</sup>. However, the use of the interfacial passivation layers (IPL) encountered a major hindrance primarily due to their relatively lower к values which have an adverse effect on the critical requirement of great reduction of equivalent oxide thickness (EOT) for future CMOS applications. An effective approach to achieve the ultimate EOT down-scaling is to directly deposit high-к dielectrics on Ge without IPLs, while maintaining a high к value and decent oxide/Ge interface quality.\",\"PeriodicalId\":396875,\"journal\":{\"name\":\"68th Device Research Conference\",\"volume\":\"84 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-06-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"68th Device Research Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DRC.2010.5551961\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"68th Device Research Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DRC.2010.5551961","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Achieving high-performance Ge MOS devices using high-к gate dielectrics Ga2O3(Gd2O3) of sub-nm EOT
When channel materials other than Si are being considered to enhance the carrier mobility, Ge has always been one viable candidate since it possesses higher carrier mobility than those of Si. However, it is difficult to achieve a high-quality oxide/Ge interface comparable to SiO2/Si due to unfavorable surface properties and water-soluble native oxides of Ge. Over the past 4–5 years, two major techniques have been shown to effectively passivate the Ge surface by utilizing Si(SiO2) [1] and thermally grown stoichiometric GeO2 [2,3] as the passivation layers, thus giving low Dit's of ∼1011 cm−2eV−1. However, the use of the interfacial passivation layers (IPL) encountered a major hindrance primarily due to their relatively lower к values which have an adverse effect on the critical requirement of great reduction of equivalent oxide thickness (EOT) for future CMOS applications. An effective approach to achieve the ultimate EOT down-scaling is to directly deposit high-к dielectrics on Ge without IPLs, while maintaining a high к value and decent oxide/Ge interface quality.