用于初步拓扑识别的低功率电压乘法器合成工具

Francesco Dell'Anna, T. Dong, Ping Li, Wen Yumei, M. Azadmehr, Y. Berg
{"title":"用于初步拓扑识别的低功率电压乘法器合成工具","authors":"Francesco Dell'Anna, T. Dong, Ping Li, Wen Yumei, M. Azadmehr, Y. Berg","doi":"10.1109/ICOSST.2017.8279000","DOIUrl":null,"url":null,"abstract":"This paper introduces a synthesis tool designed for low-power voltage multipliers. Voltage multipliers are rectifiers employed to generate a constant output voltage, which exceeds the peak-to-peak amplitude voltage of the input signal. At low power levels the attained performance of conventional voltage multipliers is strictly related to the transistor threshold voltage in the multiplication chain, which, at low voltage levels (tens of mV), are operated primarily in the subthreshold region or in cutoff mode. To improve the power conversion efficiency of voltage multipliers at low power levels, this paper introduces a novel passive threshold compensation technique to enhance the transistor conductivity, providing a static bias voltage at the gate of the transistors. Furthermore, a CAD oriented synthesis tool for the presented threshold compensation technique is proposed. The synthesis tool gives a preliminary indication on the rectifier topology (number of stages and compensation order) given target environmental conditions, target output performance, and adopted components in the rectification chain. The core algorithm is based trial and error simulator for the simplified rectifier model, which is employed to speed up the computations pertaining the voltage multiplier synthesis.","PeriodicalId":414131,"journal":{"name":"2017 International Conference on Open Source Systems & Technologies (ICOSST)","volume":"106 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Low-power voltage multiplier synthesis tool for preliminary topology identification\",\"authors\":\"Francesco Dell'Anna, T. Dong, Ping Li, Wen Yumei, M. Azadmehr, Y. Berg\",\"doi\":\"10.1109/ICOSST.2017.8279000\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper introduces a synthesis tool designed for low-power voltage multipliers. Voltage multipliers are rectifiers employed to generate a constant output voltage, which exceeds the peak-to-peak amplitude voltage of the input signal. At low power levels the attained performance of conventional voltage multipliers is strictly related to the transistor threshold voltage in the multiplication chain, which, at low voltage levels (tens of mV), are operated primarily in the subthreshold region or in cutoff mode. To improve the power conversion efficiency of voltage multipliers at low power levels, this paper introduces a novel passive threshold compensation technique to enhance the transistor conductivity, providing a static bias voltage at the gate of the transistors. Furthermore, a CAD oriented synthesis tool for the presented threshold compensation technique is proposed. The synthesis tool gives a preliminary indication on the rectifier topology (number of stages and compensation order) given target environmental conditions, target output performance, and adopted components in the rectification chain. The core algorithm is based trial and error simulator for the simplified rectifier model, which is employed to speed up the computations pertaining the voltage multiplier synthesis.\",\"PeriodicalId\":414131,\"journal\":{\"name\":\"2017 International Conference on Open Source Systems & Technologies (ICOSST)\",\"volume\":\"106 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 International Conference on Open Source Systems & Technologies (ICOSST)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICOSST.2017.8279000\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International Conference on Open Source Systems & Technologies (ICOSST)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICOSST.2017.8279000","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文介绍了一种用于低功率电压乘法器的合成工具。电压乘法器是用来产生恒定输出电压的整流器,该输出电压超过输入信号的峰对峰幅度电压。在低功率水平下,传统电压乘法器的性能与倍增链中的晶体管阈值电压密切相关,而在低电压水平(几十mV)下,乘法器主要工作在亚阈值区域或截止模式。为了提高电压倍增器在低功率下的功率转换效率,本文介绍了一种新的无源阈值补偿技术,通过在晶体管栅极处提供静态偏置电压来提高晶体管的电导率。此外,提出了一种面向CAD的阈值补偿技术合成工具。综合工具给出了给定目标环境条件、目标输出性能和整流链中采用的组件的整流拓扑(级数和补偿顺序)的初步指示。该算法的核心是基于简化整流模型的试错模拟器,从而加快了电压乘法器综合的计算速度。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Low-power voltage multiplier synthesis tool for preliminary topology identification
This paper introduces a synthesis tool designed for low-power voltage multipliers. Voltage multipliers are rectifiers employed to generate a constant output voltage, which exceeds the peak-to-peak amplitude voltage of the input signal. At low power levels the attained performance of conventional voltage multipliers is strictly related to the transistor threshold voltage in the multiplication chain, which, at low voltage levels (tens of mV), are operated primarily in the subthreshold region or in cutoff mode. To improve the power conversion efficiency of voltage multipliers at low power levels, this paper introduces a novel passive threshold compensation technique to enhance the transistor conductivity, providing a static bias voltage at the gate of the transistors. Furthermore, a CAD oriented synthesis tool for the presented threshold compensation technique is proposed. The synthesis tool gives a preliminary indication on the rectifier topology (number of stages and compensation order) given target environmental conditions, target output performance, and adopted components in the rectification chain. The core algorithm is based trial and error simulator for the simplified rectifier model, which is employed to speed up the computations pertaining the voltage multiplier synthesis.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Uniform power distribution for low side lobe automotive applications at 24 GHz Low-power voltage multiplier synthesis tool for preliminary topology identification Design and fabrication of underground fault distance locator using arduino and GSM A review of smart TV: Past, present, and future Vehicle to grid system for load and frequency management in smart grid
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1