A. Chatterjee, S. Aur, T. Niuya, P. Yang, J. Seitchik
{"title":"多栅极晶体管中热载流子引起的CMOS电路故障","authors":"A. Chatterjee, S. Aur, T. Niuya, P. Yang, J. Seitchik","doi":"10.1109/RELPHY.1988.23420","DOIUrl":null,"url":null,"abstract":"The problem of vertical isolation in circuits fabricated using shallow n-well epitaxial CMOS technology is considered. Unexpectedly high substrate current resulting in circuit failure has been observed during accelerated reliability tests. The substrate current is a result of enhanced hole injection from multigate p-channel transistors with interdigitated source and drain. The electron current generated from impact ionization near the drain forward-biases the source junctions causing hole injection to the substrate. The current is sensitive to the supply voltage and temperature. Consequently, unanticipated failures can occur at the high voltages and temperatures encountered during burn-in. Design and process solutions are discussed.<<ETX>>","PeriodicalId":102187,"journal":{"name":"26th Annual Proceedings Reliability Physics Symposium 1988","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Failure in CMOS circuits induced by hot carriers in multi-gate transistors\",\"authors\":\"A. Chatterjee, S. Aur, T. Niuya, P. Yang, J. Seitchik\",\"doi\":\"10.1109/RELPHY.1988.23420\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The problem of vertical isolation in circuits fabricated using shallow n-well epitaxial CMOS technology is considered. Unexpectedly high substrate current resulting in circuit failure has been observed during accelerated reliability tests. The substrate current is a result of enhanced hole injection from multigate p-channel transistors with interdigitated source and drain. The electron current generated from impact ionization near the drain forward-biases the source junctions causing hole injection to the substrate. The current is sensitive to the supply voltage and temperature. Consequently, unanticipated failures can occur at the high voltages and temperatures encountered during burn-in. Design and process solutions are discussed.<<ETX>>\",\"PeriodicalId\":102187,\"journal\":{\"name\":\"26th Annual Proceedings Reliability Physics Symposium 1988\",\"volume\":\"26 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"26th Annual Proceedings Reliability Physics Symposium 1988\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RELPHY.1988.23420\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"26th Annual Proceedings Reliability Physics Symposium 1988","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RELPHY.1988.23420","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Failure in CMOS circuits induced by hot carriers in multi-gate transistors
The problem of vertical isolation in circuits fabricated using shallow n-well epitaxial CMOS technology is considered. Unexpectedly high substrate current resulting in circuit failure has been observed during accelerated reliability tests. The substrate current is a result of enhanced hole injection from multigate p-channel transistors with interdigitated source and drain. The electron current generated from impact ionization near the drain forward-biases the source junctions causing hole injection to the substrate. The current is sensitive to the supply voltage and temperature. Consequently, unanticipated failures can occur at the high voltages and temperatures encountered during burn-in. Design and process solutions are discussed.<>