一个10 Gb/s CMOS半速率时钟和数据恢复电路与直接bang-bang调谐

Tun-Shih Chen
{"title":"一个10 Gb/s CMOS半速率时钟和数据恢复电路与直接bang-bang调谐","authors":"Tun-Shih Chen","doi":"10.1109/RFIT.2005.1598873","DOIUrl":null,"url":null,"abstract":"This paper describes the detail design considerations and verification of a 10 Gb/s half-rate clock and data recovery circuit (CDR). This CDR circuit utilizes half-rate bang-bang architecture with additional frequency acquisition loop to ensure proper operation and avoid false locking. Direct bang-bang frequency tuning is applied to eliminate the latency of the charge pump and allow flexible control of the small bang-bang frequency tuning step. The CDR circuit was fabricated in TSMC 0.13 /spl mu/m RF/MS CMOS technology. Experimental results show 1.4 ps rms jitter and 7 ps peak-to-peak jitter generation by 2/sup 31/-1 PRBS at a rate of 10 Gb/s. Jitter transfer bandwidth is about 8 MHz and jitter tolerance has large margin above OC-192 mask. The circuit excluding the output buffers dissipates 86 mW power at 1.5 V power supply. The die size including the pads is 1.3/spl times/1.5 mm/sup 2/.","PeriodicalId":337918,"journal":{"name":"2005 IEEE International Wkshp on Radio-Frequency Integration Technology: Integrated Circuits for Wideband Comm & Wireless Sensor Networks","volume":"40 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A 10 Gb/s CMOS half-rate clock and data recovery circuit with direct bang-bang tuning\",\"authors\":\"Tun-Shih Chen\",\"doi\":\"10.1109/RFIT.2005.1598873\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes the detail design considerations and verification of a 10 Gb/s half-rate clock and data recovery circuit (CDR). This CDR circuit utilizes half-rate bang-bang architecture with additional frequency acquisition loop to ensure proper operation and avoid false locking. Direct bang-bang frequency tuning is applied to eliminate the latency of the charge pump and allow flexible control of the small bang-bang frequency tuning step. The CDR circuit was fabricated in TSMC 0.13 /spl mu/m RF/MS CMOS technology. Experimental results show 1.4 ps rms jitter and 7 ps peak-to-peak jitter generation by 2/sup 31/-1 PRBS at a rate of 10 Gb/s. Jitter transfer bandwidth is about 8 MHz and jitter tolerance has large margin above OC-192 mask. The circuit excluding the output buffers dissipates 86 mW power at 1.5 V power supply. The die size including the pads is 1.3/spl times/1.5 mm/sup 2/.\",\"PeriodicalId\":337918,\"journal\":{\"name\":\"2005 IEEE International Wkshp on Radio-Frequency Integration Technology: Integrated Circuits for Wideband Comm & Wireless Sensor Networks\",\"volume\":\"40 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2005 IEEE International Wkshp on Radio-Frequency Integration Technology: Integrated Circuits for Wideband Comm & Wireless Sensor Networks\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RFIT.2005.1598873\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2005 IEEE International Wkshp on Radio-Frequency Integration Technology: Integrated Circuits for Wideband Comm & Wireless Sensor Networks","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RFIT.2005.1598873","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

本文详细介绍了一种10gb /s半速率时钟和数据恢复电路(CDR)的设计思想和验证。该CDR电路采用半速率砰砰结构和额外的频率采集环路,以确保正常运行和避免误锁。采用直接砰砰频率调谐,消除了电荷泵的延迟,并允许灵活控制小砰砰频率调谐步长。CDR电路采用TSMC 0.13 /spl mu/m RF/MS CMOS工艺制作。实验结果表明,在10gb /s速率下,2/sup 31/-1 PRBS可产生1.4 ps的rms抖动和7 ps的峰间抖动。抖动传输带宽约为8 MHz,抖动容差在OC-192掩码以上有较大余量。不包括输出缓冲器的电路在1.5 V电源下耗散86 mW功率。包括焊盘在内的模具尺寸为1.3/ sp1倍/1.5 mm/sup 2倍。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A 10 Gb/s CMOS half-rate clock and data recovery circuit with direct bang-bang tuning
This paper describes the detail design considerations and verification of a 10 Gb/s half-rate clock and data recovery circuit (CDR). This CDR circuit utilizes half-rate bang-bang architecture with additional frequency acquisition loop to ensure proper operation and avoid false locking. Direct bang-bang frequency tuning is applied to eliminate the latency of the charge pump and allow flexible control of the small bang-bang frequency tuning step. The CDR circuit was fabricated in TSMC 0.13 /spl mu/m RF/MS CMOS technology. Experimental results show 1.4 ps rms jitter and 7 ps peak-to-peak jitter generation by 2/sup 31/-1 PRBS at a rate of 10 Gb/s. Jitter transfer bandwidth is about 8 MHz and jitter tolerance has large margin above OC-192 mask. The circuit excluding the output buffers dissipates 86 mW power at 1.5 V power supply. The die size including the pads is 1.3/spl times/1.5 mm/sup 2/.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Disruptive design solutions for frequency generation in silicon RFIC ACPR and IM3R correlation of broadband signals in microwave and millimeter wave frequencies A current-draining folded up-conversion mixer and pre-amplifier stage in a CMOS technology for IEEE 802.11a WPAN applications Fabless IC design for wireless and optic-fiber communications Low cost k-band FMCW radar modules for automobile application
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1