一种自适应多模分频器

Hengzhou Yuan, Zhuo Ma, Yang Guo
{"title":"一种自适应多模分频器","authors":"Hengzhou Yuan, Zhuo Ma, Yang Guo","doi":"10.1109/ASICON.2013.6811984","DOIUrl":null,"url":null,"abstract":"The demand for high-speed low-power multi-modulus frequency divider is increasing in Phase-Locked Loop (PLL) design. In this paper, by combining the merits of traditional Johnson counter and Pulse-swallow frequency divider, we proposed a novel two-stage divider which can improve the operating frequency and decrease the power dissipation enormously. An adaptive component is built to set the divider in best power-saving mode. Based on the 40nm CMOS process, the frequency of this two-stage divider can reach 4GHz. The minimum power dissipation in divide-by-49 mode is 63μW@1GHz, or 156μW@4GHz. Compared with typical Johnson counter frequency divider, the frequency of the two-stage divider is improved about 1.6 times, while the power optimization ratio is 51.19%.","PeriodicalId":150654,"journal":{"name":"2013 IEEE 10th International Conference on ASIC","volume":"55 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"An adaptive multi-modulus frequency divider\",\"authors\":\"Hengzhou Yuan, Zhuo Ma, Yang Guo\",\"doi\":\"10.1109/ASICON.2013.6811984\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The demand for high-speed low-power multi-modulus frequency divider is increasing in Phase-Locked Loop (PLL) design. In this paper, by combining the merits of traditional Johnson counter and Pulse-swallow frequency divider, we proposed a novel two-stage divider which can improve the operating frequency and decrease the power dissipation enormously. An adaptive component is built to set the divider in best power-saving mode. Based on the 40nm CMOS process, the frequency of this two-stage divider can reach 4GHz. The minimum power dissipation in divide-by-49 mode is 63μW@1GHz, or 156μW@4GHz. Compared with typical Johnson counter frequency divider, the frequency of the two-stage divider is improved about 1.6 times, while the power optimization ratio is 51.19%.\",\"PeriodicalId\":150654,\"journal\":{\"name\":\"2013 IEEE 10th International Conference on ASIC\",\"volume\":\"55 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE 10th International Conference on ASIC\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASICON.2013.6811984\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE 10th International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASICON.2013.6811984","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

在锁相环(PLL)设计中,对高速低功耗多模分频器的需求越来越大。本文结合传统约翰逊计数器和吞脉分频器的优点,提出了一种新型的两级分频器,可以大大提高工作频率,降低功耗。一个自适应组件是建立在最佳节能模式的分压器。基于40nm CMOS工艺,该两级分频器的频率可达4GHz。除以49的最小功耗为63μW@1GHz或156μW@4GHz。与典型的约翰逊计数器分频器相比,两级分频器的频率提高了约1.6倍,功率优化比为51.19%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
An adaptive multi-modulus frequency divider
The demand for high-speed low-power multi-modulus frequency divider is increasing in Phase-Locked Loop (PLL) design. In this paper, by combining the merits of traditional Johnson counter and Pulse-swallow frequency divider, we proposed a novel two-stage divider which can improve the operating frequency and decrease the power dissipation enormously. An adaptive component is built to set the divider in best power-saving mode. Based on the 40nm CMOS process, the frequency of this two-stage divider can reach 4GHz. The minimum power dissipation in divide-by-49 mode is 63μW@1GHz, or 156μW@4GHz. Compared with typical Johnson counter frequency divider, the frequency of the two-stage divider is improved about 1.6 times, while the power optimization ratio is 51.19%.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Enhanced error correction against multiple-bit-upset based on BCH code for SRAM An area-efficient implementation of ΣΔ ADC multistage decimation filter A single branch charge pump without overstress for RFID tag Networking industry trends in ESD protection for high speed IOs Design and analysis of nano-scale bulk FinFETs
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1