{"title":"一个功能性故障模型:可行性和应用","authors":"A. Zemva, F. Brglez, K. Kozminski, B. Zajc","doi":"10.1109/EDTC.1994.326883","DOIUrl":null,"url":null,"abstract":"This paper introduces a functionality fault model and demonstrates its feasibility and advantages. In current designs, the fanin of logic modules implemented in CMOS standard cell, mask-programmable, or field-programmable gate array technology, rarely exceeds 4 on the average. A functionality fault model, based on complete enumeration of the truth table of each logic module, is thus entirely feasible and enhances the quality of the test significantly. Tests based on this model provide complete coverage of module's behavior, interior faults as well as input stuck-at and bridging faults of any multiplicity/spl minus/reducing the need for technology and implementation-specific fault models, The paper also introducer, techniques that lead to efficient implementation of a prototype test generation system and demonstrates its application not only to generate high quality test patterns but also to generate functionality don't cares that can optimize logic and wiring even after mapping a design into a given technology.<<ETX>>","PeriodicalId":244297,"journal":{"name":"Proceedings of European Design and Test Conference EDAC-ETC-EUROASIC","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-02-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"A functionality fault model: feasibility and applications\",\"authors\":\"A. Zemva, F. Brglez, K. Kozminski, B. Zajc\",\"doi\":\"10.1109/EDTC.1994.326883\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper introduces a functionality fault model and demonstrates its feasibility and advantages. In current designs, the fanin of logic modules implemented in CMOS standard cell, mask-programmable, or field-programmable gate array technology, rarely exceeds 4 on the average. A functionality fault model, based on complete enumeration of the truth table of each logic module, is thus entirely feasible and enhances the quality of the test significantly. Tests based on this model provide complete coverage of module's behavior, interior faults as well as input stuck-at and bridging faults of any multiplicity/spl minus/reducing the need for technology and implementation-specific fault models, The paper also introducer, techniques that lead to efficient implementation of a prototype test generation system and demonstrates its application not only to generate high quality test patterns but also to generate functionality don't cares that can optimize logic and wiring even after mapping a design into a given technology.<<ETX>>\",\"PeriodicalId\":244297,\"journal\":{\"name\":\"Proceedings of European Design and Test Conference EDAC-ETC-EUROASIC\",\"volume\":\"21 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1994-02-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of European Design and Test Conference EDAC-ETC-EUROASIC\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EDTC.1994.326883\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of European Design and Test Conference EDAC-ETC-EUROASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDTC.1994.326883","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A functionality fault model: feasibility and applications
This paper introduces a functionality fault model and demonstrates its feasibility and advantages. In current designs, the fanin of logic modules implemented in CMOS standard cell, mask-programmable, or field-programmable gate array technology, rarely exceeds 4 on the average. A functionality fault model, based on complete enumeration of the truth table of each logic module, is thus entirely feasible and enhances the quality of the test significantly. Tests based on this model provide complete coverage of module's behavior, interior faults as well as input stuck-at and bridging faults of any multiplicity/spl minus/reducing the need for technology and implementation-specific fault models, The paper also introducer, techniques that lead to efficient implementation of a prototype test generation system and demonstrates its application not only to generate high quality test patterns but also to generate functionality don't cares that can optimize logic and wiring even after mapping a design into a given technology.<>