使用架构和电路级方法进行低功耗设计

Dong-Sun Kim, Jin-Tea Kim, Ki-Won Kwon, Duck-Jin Chung
{"title":"使用架构和电路级方法进行低功耗设计","authors":"Dong-Sun Kim, Jin-Tea Kim, Ki-Won Kwon, Duck-Jin Chung","doi":"10.1109/ICONIP.2002.1198150","DOIUrl":null,"url":null,"abstract":"The purpose of this paper is to propose the methodology of low-power circuit design in the aspect of the architecture and circuit level. Recently, more rapid computations are very important event in DSP, image processing and multi-purpose processor. So, it is very important to reduce power consumption in digital circuits and to maintain computational throughput. For this reason, the design experience and research in the early 1990s has demonstrated that doing so requires a \"power conscious\" design methodology that addresses dissipation at every level of the design hierarchy. Evidently, many pass transistor logic are proposed for reducing the power consumption and circuit size. In this paper, we introduce the methodologies for low-power using pass-transistor and SDD (Signal Dependency Diagram) technique for parallel and pipelined architecture.","PeriodicalId":146553,"journal":{"name":"Proceedings of the 9th International Conference on Neural Information Processing, 2002. ICONIP '02.","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2002-11-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Low power design using architecture and circuit level approaches\",\"authors\":\"Dong-Sun Kim, Jin-Tea Kim, Ki-Won Kwon, Duck-Jin Chung\",\"doi\":\"10.1109/ICONIP.2002.1198150\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The purpose of this paper is to propose the methodology of low-power circuit design in the aspect of the architecture and circuit level. Recently, more rapid computations are very important event in DSP, image processing and multi-purpose processor. So, it is very important to reduce power consumption in digital circuits and to maintain computational throughput. For this reason, the design experience and research in the early 1990s has demonstrated that doing so requires a \\\"power conscious\\\" design methodology that addresses dissipation at every level of the design hierarchy. Evidently, many pass transistor logic are proposed for reducing the power consumption and circuit size. In this paper, we introduce the methodologies for low-power using pass-transistor and SDD (Signal Dependency Diagram) technique for parallel and pipelined architecture.\",\"PeriodicalId\":146553,\"journal\":{\"name\":\"Proceedings of the 9th International Conference on Neural Information Processing, 2002. ICONIP '02.\",\"volume\":\"22 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2002-11-18\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 9th International Conference on Neural Information Processing, 2002. ICONIP '02.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICONIP.2002.1198150\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 9th International Conference on Neural Information Processing, 2002. ICONIP '02.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICONIP.2002.1198150","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

本文从体系结构和电路层面提出了低功耗电路设计的方法。近年来,快速计算是数字信号处理、图像处理和多用途处理器领域的一个重要发展方向。因此,降低数字电路的功耗和保持计算吞吐量是非常重要的。由于这个原因,20世纪90年代早期的设计经验和研究表明,要做到这一点,需要一种“功率意识”的设计方法,在设计层次的每个层次上解决耗散问题。显然,许多通过晶体管逻辑被提出,以减少功耗和电路尺寸。在本文中,我们介绍了使用通管和SDD(信号依赖图)技术实现并行和流水线架构的低功耗方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Low power design using architecture and circuit level approaches
The purpose of this paper is to propose the methodology of low-power circuit design in the aspect of the architecture and circuit level. Recently, more rapid computations are very important event in DSP, image processing and multi-purpose processor. So, it is very important to reduce power consumption in digital circuits and to maintain computational throughput. For this reason, the design experience and research in the early 1990s has demonstrated that doing so requires a "power conscious" design methodology that addresses dissipation at every level of the design hierarchy. Evidently, many pass transistor logic are proposed for reducing the power consumption and circuit size. In this paper, we introduce the methodologies for low-power using pass-transistor and SDD (Signal Dependency Diagram) technique for parallel and pipelined architecture.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Hardware neuron models with CMOS for auditory neural networks Extracting latent structures in numerical classification: an investigation using two factor models An application of a progressive neural network technique in the identification of suspension properties of tracked vehicles Discussions of neural network solvers for inverse optimization problems Link between energy and computation in a physical model of Hopfield network
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1