一个13岁。8 μW唤醒接收器,0.4 mVpp灵敏度,用于低频应用

Wentao Xu, Zhige Zou, Jianming Lei, Qiaoling Tong, Wenhai Wu
{"title":"一个13岁。8 μW唤醒接收器,0.4 mVpp灵敏度,用于低频应用","authors":"Wentao Xu, Zhige Zou, Jianming Lei, Qiaoling Tong, Wenhai Wu","doi":"10.1109/CICTA.2018.8706076","DOIUrl":null,"url":null,"abstract":"In this paper, a low power low frequency (LF) wake-up receiver was presented. To achieve high sensitivity, a selective amplifier, implemented in an architecture of three-stage fully differential cascade amplifier, utilized neutralization technique and high pass filters to achieve a maximum gain of 50 dB at 125 kHz while maintaining low power. The whole receiver was designed and fabricated in SMIC 0.18 $\\mu$m CMOS process with a total size of 0.96 m$\\mathrm{m}^{2}$. As a result, the measurements showed that the design achieved a sensitivity of 0.4 mVpp while dissipating just 4.2 $\\mu$A from a 3.3 V supply voltage.","PeriodicalId":186840,"journal":{"name":"2018 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA)","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A 13. 8 μW Wake-Up Receiver With 0.4 mVpp Sensitivity For Low Frequency Applications\",\"authors\":\"Wentao Xu, Zhige Zou, Jianming Lei, Qiaoling Tong, Wenhai Wu\",\"doi\":\"10.1109/CICTA.2018.8706076\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, a low power low frequency (LF) wake-up receiver was presented. To achieve high sensitivity, a selective amplifier, implemented in an architecture of three-stage fully differential cascade amplifier, utilized neutralization technique and high pass filters to achieve a maximum gain of 50 dB at 125 kHz while maintaining low power. The whole receiver was designed and fabricated in SMIC 0.18 $\\\\mu$m CMOS process with a total size of 0.96 m$\\\\mathrm{m}^{2}$. As a result, the measurements showed that the design achieved a sensitivity of 0.4 mVpp while dissipating just 4.2 $\\\\mu$A from a 3.3 V supply voltage.\",\"PeriodicalId\":186840,\"journal\":{\"name\":\"2018 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA)\",\"volume\":\"12 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CICTA.2018.8706076\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICTA.2018.8706076","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

介绍了一种低功耗低频唤醒接收机。为了实现高灵敏度,在三级全差分级联放大器架构中实现了一种选择性放大器,利用中和技术和高通滤波器在125 kHz时实现了50 dB的最大增益,同时保持了低功耗。整个接收机采用中芯国际0.18 $\mu$m CMOS工艺设计制作,总尺寸为0.96 $\ mathm {m}^{2}$。结果,测量结果表明,该设计在3.3 V电源电压下实现了0.4 mVpp的灵敏度,而功耗仅为4.2 $\mu$ a。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A 13. 8 μW Wake-Up Receiver With 0.4 mVpp Sensitivity For Low Frequency Applications
In this paper, a low power low frequency (LF) wake-up receiver was presented. To achieve high sensitivity, a selective amplifier, implemented in an architecture of three-stage fully differential cascade amplifier, utilized neutralization technique and high pass filters to achieve a maximum gain of 50 dB at 125 kHz while maintaining low power. The whole receiver was designed and fabricated in SMIC 0.18 $\mu$m CMOS process with a total size of 0.96 m$\mathrm{m}^{2}$. As a result, the measurements showed that the design achieved a sensitivity of 0.4 mVpp while dissipating just 4.2 $\mu$A from a 3.3 V supply voltage.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
An Agile Automatic Frequency Calibration Technique for PLL A Selector with Special Design for High on-current and Selectivity A Novel Architecture of ECC Coprocessor for STT-MRAM Based Smart Card Chip The Design Techniques for High-Speed PAM4 Clock and Data Recovery A Low-power Computer Vision Engine for Video Surveillance
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1