{"title":"背面红外光子发射显微镜(IR- pem)在封装器件失效分析中的观察","authors":"Jianlei Tao, Peiyuan Fang, Jiaji Wang","doi":"10.1109/ICEPT.2007.4441539","DOIUrl":null,"url":null,"abstract":"IR Photon Emission Microscopy (IR-PEM) has been widely used in the failure localization of CMOS ICs and its samples include wafer-level samples and packaged devices. For the wafer-level samples, directly observing is possible, while decapsulation must be implemented for the packaged devices. However, due to an increase of the metal interconnection layers in ICs. it is difficult, if not impossible, to obtain the IR emission image from the frontside of the die. Fortunately, silicon shows good transparency to IR. so it is feasible to get the IR emission image from the backside of the chip, which means backside decapsulation and further thinning the silicon substrate of packaged devices are needed. In this paper, procedures and tools of backside decapsulation will be introduced and the usage of IR-PEM in failure localization of the chips will be revealed.","PeriodicalId":325619,"journal":{"name":"2007 8th International Conference on Electronic Packaging Technology","volume":"16 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"Backside IR Photon Emission Microscopy (IR-PEM) Observation in Failure Analysis of the Packaged Devices\",\"authors\":\"Jianlei Tao, Peiyuan Fang, Jiaji Wang\",\"doi\":\"10.1109/ICEPT.2007.4441539\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"IR Photon Emission Microscopy (IR-PEM) has been widely used in the failure localization of CMOS ICs and its samples include wafer-level samples and packaged devices. For the wafer-level samples, directly observing is possible, while decapsulation must be implemented for the packaged devices. However, due to an increase of the metal interconnection layers in ICs. it is difficult, if not impossible, to obtain the IR emission image from the frontside of the die. Fortunately, silicon shows good transparency to IR. so it is feasible to get the IR emission image from the backside of the chip, which means backside decapsulation and further thinning the silicon substrate of packaged devices are needed. In this paper, procedures and tools of backside decapsulation will be introduced and the usage of IR-PEM in failure localization of the chips will be revealed.\",\"PeriodicalId\":325619,\"journal\":{\"name\":\"2007 8th International Conference on Electronic Packaging Technology\",\"volume\":\"16 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-08-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 8th International Conference on Electronic Packaging Technology\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEPT.2007.4441539\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 8th International Conference on Electronic Packaging Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEPT.2007.4441539","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Backside IR Photon Emission Microscopy (IR-PEM) Observation in Failure Analysis of the Packaged Devices
IR Photon Emission Microscopy (IR-PEM) has been widely used in the failure localization of CMOS ICs and its samples include wafer-level samples and packaged devices. For the wafer-level samples, directly observing is possible, while decapsulation must be implemented for the packaged devices. However, due to an increase of the metal interconnection layers in ICs. it is difficult, if not impossible, to obtain the IR emission image from the frontside of the die. Fortunately, silicon shows good transparency to IR. so it is feasible to get the IR emission image from the backside of the chip, which means backside decapsulation and further thinning the silicon substrate of packaged devices are needed. In this paper, procedures and tools of backside decapsulation will be introduced and the usage of IR-PEM in failure localization of the chips will be revealed.