{"title":"LEAP:一个精确的无缺陷I/sub DDQ/估计器","authors":"A. Ferré, J. Figueras","doi":"10.1109/ETW.2000.873776","DOIUrl":null,"url":null,"abstract":"The quiescent current (I/sub DDQ/) consumed by a CMOS IC is a good indicator of the presence of a large class of defects. However, the effectiveness of I/sub DDQ/ testing requires appropriate discriminability of defective and defect-free currents, and hence it becomes necessary to estimate the currents involved in order to design the I/sub DDQ/ test. In this work, we present a method to estimate accurately the non-defective I/sub DDQ/ consumption based on a hierarchical approach at electrical (cell) and logic (circuit) levels. This accurate estimator is used in conjunction with an ATPG to obtain vectors having low/high defect-free I/sub DDQ/ currents.","PeriodicalId":255826,"journal":{"name":"Proceedings IEEE European Test Workshop","volume":"125 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-05-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"LEAP: An accurate defect-free I/sub DDQ/ estimator\",\"authors\":\"A. Ferré, J. Figueras\",\"doi\":\"10.1109/ETW.2000.873776\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The quiescent current (I/sub DDQ/) consumed by a CMOS IC is a good indicator of the presence of a large class of defects. However, the effectiveness of I/sub DDQ/ testing requires appropriate discriminability of defective and defect-free currents, and hence it becomes necessary to estimate the currents involved in order to design the I/sub DDQ/ test. In this work, we present a method to estimate accurately the non-defective I/sub DDQ/ consumption based on a hierarchical approach at electrical (cell) and logic (circuit) levels. This accurate estimator is used in conjunction with an ATPG to obtain vectors having low/high defect-free I/sub DDQ/ currents.\",\"PeriodicalId\":255826,\"journal\":{\"name\":\"Proceedings IEEE European Test Workshop\",\"volume\":\"125 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-05-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings IEEE European Test Workshop\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ETW.2000.873776\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings IEEE European Test Workshop","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ETW.2000.873776","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
LEAP: An accurate defect-free I/sub DDQ/ estimator
The quiescent current (I/sub DDQ/) consumed by a CMOS IC is a good indicator of the presence of a large class of defects. However, the effectiveness of I/sub DDQ/ testing requires appropriate discriminability of defective and defect-free currents, and hence it becomes necessary to estimate the currents involved in order to design the I/sub DDQ/ test. In this work, we present a method to estimate accurately the non-defective I/sub DDQ/ consumption based on a hierarchical approach at electrical (cell) and logic (circuit) levels. This accurate estimator is used in conjunction with an ATPG to obtain vectors having low/high defect-free I/sub DDQ/ currents.