纳米线MOS晶体管的紧凑建模和短沟道效应(特邀)

H. Wong
{"title":"纳米线MOS晶体管的紧凑建模和短沟道效应(特邀)","authors":"H. Wong","doi":"10.1109/CICTA.2018.8705955","DOIUrl":null,"url":null,"abstract":"It is expected that the next device structure evolution will be the Silicon-on-Nothing (SON) Gate-All-Around (GAA) nanowire structure. In principle, the nanowire transistor should have even better scalability than the FinFET used in the state-of-the-art CMOS technology because of its fewer parasitic components on substrate and better gate electrostatics control as gate area is extended from three sides to the whole circumference. In addition, ballistic charge transport may also be possible with the ultra-short gate length. This work reports the attempt of modeling silicon GAA nanowire transistors by considering the ballistic transport and with some effective measures for accounting the subband energy level quantization under some specific surface potential profiles approximations. Good agreements with the simulation results were obtained. In particular, for the subthreshold characteristics obtained from the model, it indicates that short-channel effects will become significant again in the nanowire transistor because of the source subband energy reduction induced by the drain bias. Considering the limit of nanowire size scaling which made length-to-radius ratio not to be larger enough and the non-ideal effects such as surface scattering and gate leakage, it seems that the benefits of replacing FinFET with nanowire GAA transistor may not be that large and there is no much more generations for further scaling.","PeriodicalId":186840,"journal":{"name":"2018 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA)","volume":"41 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Compact Modeling and Short-Channel Effects of Nanowire MOS Transistors (Invited)\",\"authors\":\"H. Wong\",\"doi\":\"10.1109/CICTA.2018.8705955\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"It is expected that the next device structure evolution will be the Silicon-on-Nothing (SON) Gate-All-Around (GAA) nanowire structure. In principle, the nanowire transistor should have even better scalability than the FinFET used in the state-of-the-art CMOS technology because of its fewer parasitic components on substrate and better gate electrostatics control as gate area is extended from three sides to the whole circumference. In addition, ballistic charge transport may also be possible with the ultra-short gate length. This work reports the attempt of modeling silicon GAA nanowire transistors by considering the ballistic transport and with some effective measures for accounting the subband energy level quantization under some specific surface potential profiles approximations. Good agreements with the simulation results were obtained. In particular, for the subthreshold characteristics obtained from the model, it indicates that short-channel effects will become significant again in the nanowire transistor because of the source subband energy reduction induced by the drain bias. Considering the limit of nanowire size scaling which made length-to-radius ratio not to be larger enough and the non-ideal effects such as surface scattering and gate leakage, it seems that the benefits of replacing FinFET with nanowire GAA transistor may not be that large and there is no much more generations for further scaling.\",\"PeriodicalId\":186840,\"journal\":{\"name\":\"2018 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA)\",\"volume\":\"41 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CICTA.2018.8705955\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICTA.2018.8705955","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

预计下一个器件结构演变将是无硅(SON)栅极-全能(GAA)纳米线结构。原则上,纳米线晶体管应该比最先进的CMOS技术中使用的FinFET具有更好的可扩展性,因为它在衬底上的寄生元件更少,并且当栅极面积从三面扩展到整个圆周时,栅极静电控制更好。此外,超短栅极长度也可以实现弹道电荷输运。本文报道了在考虑弹道输运的情况下对硅GAA纳米线晶体管进行建模的尝试,并提出了在某些特定表面电位分布近似下计算子带能级量子化的一些有效措施。仿真结果与仿真结果吻合较好。特别是,从模型中得到的亚阈值特性表明,由于漏极偏压引起源子带能量降低,短通道效应将在纳米线晶体管中再次变得明显。考虑到纳米线尺寸缩放的限制,使得长半径比不够大,以及表面散射和栅极泄漏等非理想效应,用纳米线GAA晶体管取代FinFET的好处似乎并不大,并且没有更多的代来进一步缩放。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Compact Modeling and Short-Channel Effects of Nanowire MOS Transistors (Invited)
It is expected that the next device structure evolution will be the Silicon-on-Nothing (SON) Gate-All-Around (GAA) nanowire structure. In principle, the nanowire transistor should have even better scalability than the FinFET used in the state-of-the-art CMOS technology because of its fewer parasitic components on substrate and better gate electrostatics control as gate area is extended from three sides to the whole circumference. In addition, ballistic charge transport may also be possible with the ultra-short gate length. This work reports the attempt of modeling silicon GAA nanowire transistors by considering the ballistic transport and with some effective measures for accounting the subband energy level quantization under some specific surface potential profiles approximations. Good agreements with the simulation results were obtained. In particular, for the subthreshold characteristics obtained from the model, it indicates that short-channel effects will become significant again in the nanowire transistor because of the source subband energy reduction induced by the drain bias. Considering the limit of nanowire size scaling which made length-to-radius ratio not to be larger enough and the non-ideal effects such as surface scattering and gate leakage, it seems that the benefits of replacing FinFET with nanowire GAA transistor may not be that large and there is no much more generations for further scaling.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
An Agile Automatic Frequency Calibration Technique for PLL A Selector with Special Design for High on-current and Selectivity A Novel Architecture of ECC Coprocessor for STT-MRAM Based Smart Card Chip The Design Techniques for High-Speed PAM4 Clock and Data Recovery A Low-power Computer Vision Engine for Video Surveillance
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1