{"title":"低成本的铜覆盖层去除技术的发展","authors":"Qin Ren, W. Loh, Xiangy-Yu Wang","doi":"10.1109/EPTC.2018.8654396","DOIUrl":null,"url":null,"abstract":"Through Silicon Via (TSV) is a high performance interconnect technique to enable 3D packaging. Compared to conventional 2D packaging using wire bonding or flip chip bonding, the length of the connections are shorter thus the interconnect and device density become higher. In this paper, we explored how combination of wet etch and Cu CMP can improve microscopic flatness for overburden removal after TSV Cu filling, while keeping the process cost low for Via-Last TSV fabrication.","PeriodicalId":360239,"journal":{"name":"2018 IEEE 20th Electronics Packaging Technology Conference (EPTC)","volume":"6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Development of cost effective Copper overburden removal for Via-Last TSV fabrication\",\"authors\":\"Qin Ren, W. Loh, Xiangy-Yu Wang\",\"doi\":\"10.1109/EPTC.2018.8654396\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Through Silicon Via (TSV) is a high performance interconnect technique to enable 3D packaging. Compared to conventional 2D packaging using wire bonding or flip chip bonding, the length of the connections are shorter thus the interconnect and device density become higher. In this paper, we explored how combination of wet etch and Cu CMP can improve microscopic flatness for overburden removal after TSV Cu filling, while keeping the process cost low for Via-Last TSV fabrication.\",\"PeriodicalId\":360239,\"journal\":{\"name\":\"2018 IEEE 20th Electronics Packaging Technology Conference (EPTC)\",\"volume\":\"6 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE 20th Electronics Packaging Technology Conference (EPTC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EPTC.2018.8654396\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE 20th Electronics Packaging Technology Conference (EPTC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EPTC.2018.8654396","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Development of cost effective Copper overburden removal for Via-Last TSV fabrication
Through Silicon Via (TSV) is a high performance interconnect technique to enable 3D packaging. Compared to conventional 2D packaging using wire bonding or flip chip bonding, the length of the connections are shorter thus the interconnect and device density become higher. In this paper, we explored how combination of wet etch and Cu CMP can improve microscopic flatness for overburden removal after TSV Cu filling, while keeping the process cost low for Via-Last TSV fabrication.