{"title":"一种用于植入式医疗soc的CMOS medradio波段低功耗整n级联锁相环","authors":"Yu-Yu Liao, Wei-Ming Chen, Chung-Yu Wu","doi":"10.1109/BioCAS.2013.6679695","DOIUrl":null,"url":null,"abstract":"In this paper, a low power integer-N cascaded Phase-locked loop (PLL) is proposed to provide the carrier signal and clock signals for a SOC with MedRadio-band transceiver, ADC, DSP, and 13.56-MHz wireless power supply. In the proposed cascaded PLL, the first PLL provides the sampling clocks while the second PLL provides the carrier clock. Furthermore, the 13.56-MHz signal from the receiving coil of the wireless power transmission system is utilized as the input reference signal. Ring-based voltage controlled oscillator (VCO) is designed to minimize both power consumption and chip area. The proposed cascaded PLL is designed and implemented in 0.18-μm CMOS technology. The measured phase noise is -79 dBc/Hz at 100 kHz offset under 402.9 MHz. The measured power consumptions are 0.28 mW in the first PLL and 0.46mW in the second PLL with a 1.8V supply voltage. The proposed cascaded PLL has low power dissipation, small chip area, and no off-chip components or crystal oscillator. It is suitable for the integration with implantable medical SOCs.","PeriodicalId":344317,"journal":{"name":"2013 IEEE Biomedical Circuits and Systems Conference (BioCAS)","volume":"124 ","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"A CMOS MedRadio-band low-power integer-N cascaded phase-locked loop for implantable medical SOCs\",\"authors\":\"Yu-Yu Liao, Wei-Ming Chen, Chung-Yu Wu\",\"doi\":\"10.1109/BioCAS.2013.6679695\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, a low power integer-N cascaded Phase-locked loop (PLL) is proposed to provide the carrier signal and clock signals for a SOC with MedRadio-band transceiver, ADC, DSP, and 13.56-MHz wireless power supply. In the proposed cascaded PLL, the first PLL provides the sampling clocks while the second PLL provides the carrier clock. Furthermore, the 13.56-MHz signal from the receiving coil of the wireless power transmission system is utilized as the input reference signal. Ring-based voltage controlled oscillator (VCO) is designed to minimize both power consumption and chip area. The proposed cascaded PLL is designed and implemented in 0.18-μm CMOS technology. The measured phase noise is -79 dBc/Hz at 100 kHz offset under 402.9 MHz. The measured power consumptions are 0.28 mW in the first PLL and 0.46mW in the second PLL with a 1.8V supply voltage. The proposed cascaded PLL has low power dissipation, small chip area, and no off-chip components or crystal oscillator. It is suitable for the integration with implantable medical SOCs.\",\"PeriodicalId\":344317,\"journal\":{\"name\":\"2013 IEEE Biomedical Circuits and Systems Conference (BioCAS)\",\"volume\":\"124 \",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-12-12\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE Biomedical Circuits and Systems Conference (BioCAS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/BioCAS.2013.6679695\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE Biomedical Circuits and Systems Conference (BioCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/BioCAS.2013.6679695","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A CMOS MedRadio-band low-power integer-N cascaded phase-locked loop for implantable medical SOCs
In this paper, a low power integer-N cascaded Phase-locked loop (PLL) is proposed to provide the carrier signal and clock signals for a SOC with MedRadio-band transceiver, ADC, DSP, and 13.56-MHz wireless power supply. In the proposed cascaded PLL, the first PLL provides the sampling clocks while the second PLL provides the carrier clock. Furthermore, the 13.56-MHz signal from the receiving coil of the wireless power transmission system is utilized as the input reference signal. Ring-based voltage controlled oscillator (VCO) is designed to minimize both power consumption and chip area. The proposed cascaded PLL is designed and implemented in 0.18-μm CMOS technology. The measured phase noise is -79 dBc/Hz at 100 kHz offset under 402.9 MHz. The measured power consumptions are 0.28 mW in the first PLL and 0.46mW in the second PLL with a 1.8V supply voltage. The proposed cascaded PLL has low power dissipation, small chip area, and no off-chip components or crystal oscillator. It is suitable for the integration with implantable medical SOCs.