{"title":"一种用于集成导航接收机的嵌入式处理器","authors":"A. Abbo","doi":"10.1109/ICVD.1998.646588","DOIUrl":null,"url":null,"abstract":"In this paper, we present the design considerations of an embedded signal processor for application in integrated radio navigation. The navigation receiver consists of four different subsystems: GPS, OMEGA, Loran-C and MLS. Due to the complementary features of these subsystems, the combined receiver shows improved performance compared to the individual subsystems. We show how such a multifunction receiver can be built around a single high performance application-specific processor, which consists of both general-purpose and application-specific functional units. The processor customization into these functional units is accomplished through algorithm timing analysis using the MOVE processor development framework. A Loran-C baseband processor design is presented as a case-study. We present a new time-distributed FIR filter algorithm which reduces the computational complexity and hardware cost of the Loran-C subsystem.","PeriodicalId":139023,"journal":{"name":"Proceedings Eleventh International Conference on VLSI Design","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1998-01-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"An embedded processor for integrated navigation receiver\",\"authors\":\"A. Abbo\",\"doi\":\"10.1109/ICVD.1998.646588\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we present the design considerations of an embedded signal processor for application in integrated radio navigation. The navigation receiver consists of four different subsystems: GPS, OMEGA, Loran-C and MLS. Due to the complementary features of these subsystems, the combined receiver shows improved performance compared to the individual subsystems. We show how such a multifunction receiver can be built around a single high performance application-specific processor, which consists of both general-purpose and application-specific functional units. The processor customization into these functional units is accomplished through algorithm timing analysis using the MOVE processor development framework. A Loran-C baseband processor design is presented as a case-study. We present a new time-distributed FIR filter algorithm which reduces the computational complexity and hardware cost of the Loran-C subsystem.\",\"PeriodicalId\":139023,\"journal\":{\"name\":\"Proceedings Eleventh International Conference on VLSI Design\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1998-01-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings Eleventh International Conference on VLSI Design\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICVD.1998.646588\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings Eleventh International Conference on VLSI Design","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICVD.1998.646588","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An embedded processor for integrated navigation receiver
In this paper, we present the design considerations of an embedded signal processor for application in integrated radio navigation. The navigation receiver consists of four different subsystems: GPS, OMEGA, Loran-C and MLS. Due to the complementary features of these subsystems, the combined receiver shows improved performance compared to the individual subsystems. We show how such a multifunction receiver can be built around a single high performance application-specific processor, which consists of both general-purpose and application-specific functional units. The processor customization into these functional units is accomplished through algorithm timing analysis using the MOVE processor development framework. A Loran-C baseband processor design is presented as a case-study. We present a new time-distributed FIR filter algorithm which reduces the computational complexity and hardware cost of the Loran-C subsystem.