一种用于空间应用的4兆非易失性硫族随机存取存储器

Bin Li, A. Bumgarner, D. Pirkl, J. Stobie, W. Neiderer, M. Graziano, L. Burcin, T. Storey, B. Orlowsky, K. Hunt, J. Rodgers, J. Maimon
{"title":"一种用于空间应用的4兆非易失性硫族随机存取存储器","authors":"Bin Li, A. Bumgarner, D. Pirkl, J. Stobie, W. Neiderer, M. Graziano, L. Burcin, T. Storey, B. Orlowsky, K. Hunt, J. Rodgers, J. Maimon","doi":"10.1109/NVMT.2006.378879","DOIUrl":null,"url":null,"abstract":"A 4 Mbit non-volatile chalcogenide-random access memory (C-RAMTM) has been designed and fabricated in RH 25, a radiation hardened CMOS technology. The top-down design focused on accommodating chalcogenide process variations and satisfying space system specifications. The optimized band-gap circuit supplies reference current and voltage that meet temperature and voltage requirements. The innovative write circuitry supplies appropriate currents (amplitude and shape) to the chalcogenide memory cells to allow them to be programmed either in amorphous state (write \"0\") or crystalline state (write \"1\"). The on-chip pulse generator circuit can provide multiple pulse widths for write \"0\" and write \"1\". The write circuits have a dedicated power supply, which can be removed to place the part in a read only mode. The read circuitry includes a voltage limiting circuit, an adjustable current reference, an adjustable pre-charge circuit, and a sense amplifier to accurately sense the current difference between cells programmed as \"0\" or \"1\". A localized, redundant cell architecture is implemented with shared read/write circuits to improve yield without impacting access times. The redundant cells can be tested prior to laser fusing or used to monitor endurance. Considerations for testability such as direct chalcogenide cell access, margin testing, analog monitors, and endurance acceleration have been implemented. Noise and power reduction techniques have also been used globally.","PeriodicalId":263387,"journal":{"name":"2006 7th Annual Non-Volatile Memory Technology Symposium","volume":"60 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"A 4-Mbit Non-Volatile Chalcogenide-Random Access Memory Designed for Space Applications\",\"authors\":\"Bin Li, A. Bumgarner, D. Pirkl, J. Stobie, W. Neiderer, M. Graziano, L. Burcin, T. Storey, B. Orlowsky, K. Hunt, J. Rodgers, J. Maimon\",\"doi\":\"10.1109/NVMT.2006.378879\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A 4 Mbit non-volatile chalcogenide-random access memory (C-RAMTM) has been designed and fabricated in RH 25, a radiation hardened CMOS technology. The top-down design focused on accommodating chalcogenide process variations and satisfying space system specifications. The optimized band-gap circuit supplies reference current and voltage that meet temperature and voltage requirements. The innovative write circuitry supplies appropriate currents (amplitude and shape) to the chalcogenide memory cells to allow them to be programmed either in amorphous state (write \\\"0\\\") or crystalline state (write \\\"1\\\"). The on-chip pulse generator circuit can provide multiple pulse widths for write \\\"0\\\" and write \\\"1\\\". The write circuits have a dedicated power supply, which can be removed to place the part in a read only mode. The read circuitry includes a voltage limiting circuit, an adjustable current reference, an adjustable pre-charge circuit, and a sense amplifier to accurately sense the current difference between cells programmed as \\\"0\\\" or \\\"1\\\". A localized, redundant cell architecture is implemented with shared read/write circuits to improve yield without impacting access times. The redundant cells can be tested prior to laser fusing or used to monitor endurance. Considerations for testability such as direct chalcogenide cell access, margin testing, analog monitors, and endurance acceleration have been implemented. Noise and power reduction techniques have also been used globally.\",\"PeriodicalId\":263387,\"journal\":{\"name\":\"2006 7th Annual Non-Volatile Memory Technology Symposium\",\"volume\":\"60 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2006 7th Annual Non-Volatile Memory Technology Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/NVMT.2006.378879\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 7th Annual Non-Volatile Memory Technology Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NVMT.2006.378879","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

摘要

采用RH - 25(一种抗辐射CMOS技术)设计和制造了一种4mbit非易失性硫族随机存取存储器(C-RAMTM)。自上而下的设计侧重于适应硫族工艺变化和满足空间系统规格。优化后的带隙电路提供满足温度和电压要求的参考电流和电压。创新的写入电路为硫族记忆单元提供适当的电流(振幅和形状),使它们可以在非晶状态(写“0”)或晶体状态(写“1”)下编程。片上脉冲产生电路可以提供多个脉冲宽度用于写“0”和写“1”。写电路有一个专用电源,可以将其移除以使部件处于只读模式。所述读电路包括电压限制电路、可调电流基准、可调预充电电路和用于准确地感应编程为“0”或“1”的单元之间的电流差的感测放大器。通过共享读/写电路实现了本地化的冗余单元架构,从而在不影响访问时间的情况下提高产量。多余的电池可以在激光融合之前进行测试或用于监测续航能力。对可测试性的考虑,如直接硫族电池接入、裕度测试、模拟监视器和耐久性加速已经实现。噪声和功率降低技术也在全球范围内得到应用。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A 4-Mbit Non-Volatile Chalcogenide-Random Access Memory Designed for Space Applications
A 4 Mbit non-volatile chalcogenide-random access memory (C-RAMTM) has been designed and fabricated in RH 25, a radiation hardened CMOS technology. The top-down design focused on accommodating chalcogenide process variations and satisfying space system specifications. The optimized band-gap circuit supplies reference current and voltage that meet temperature and voltage requirements. The innovative write circuitry supplies appropriate currents (amplitude and shape) to the chalcogenide memory cells to allow them to be programmed either in amorphous state (write "0") or crystalline state (write "1"). The on-chip pulse generator circuit can provide multiple pulse widths for write "0" and write "1". The write circuits have a dedicated power supply, which can be removed to place the part in a read only mode. The read circuitry includes a voltage limiting circuit, an adjustable current reference, an adjustable pre-charge circuit, and a sense amplifier to accurately sense the current difference between cells programmed as "0" or "1". A localized, redundant cell architecture is implemented with shared read/write circuits to improve yield without impacting access times. The redundant cells can be tested prior to laser fusing or used to monitor endurance. Considerations for testability such as direct chalcogenide cell access, margin testing, analog monitors, and endurance acceleration have been implemented. Noise and power reduction techniques have also been used globally.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Unique Challenges and Solutions in CMOS Compatible NVM A Low Power Non-Volatile Memory Element Based on Copper in Deposited Silicon Oxide Switching Properties in Spin Transper Torque MRAM with sub-5Onm MTJ size A New Self-Aligned NAND Type SONOS Flash Memory with High Scaling Abilities, Fast Programming/Erase Speeds and Good Data Retention Performances A 4-Mbit Non-Volatile Chalcogenide-Random Access Memory Designed for Space Applications
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1