基于点击的捆绑数据异步电路的DFT体系结构

Ruimin Zhu, Zeyang Xu, Yuhao Huang, Shanlin Xiao, Zhiyi Yu
{"title":"基于点击的捆绑数据异步电路的DFT体系结构","authors":"Ruimin Zhu, Zeyang Xu, Yuhao Huang, Shanlin Xiao, Zhiyi Yu","doi":"10.1109/ICTA56932.2022.9963092","DOIUrl":null,"url":null,"abstract":"Event-driven asynchronous circuits are gaining attention because of their low power consumption and robustness. Among asynchronous circuits, the Bundled data (BD) circuit used by Loihi has attracted attention because it can obtain a similar area as a synchronous circuit. Click circuit is a mainstream BD circuit, but due to the lack of DFT (Design For Test) architecture, the Click-based asynchronous circuit cannot be widely used. This paper proposes a DFT architecture suitable for BD circuits, which can be accomplished using traditional EDA tools rather than developing new ones. This paper verifies the proposed DFT architecture on a five-stage pipeline processor based on the RISC-V instruction set. The result is 99.62% coverage for stuck-at faults, 1.8398% area overhead, and 6.2259% power overhead.","PeriodicalId":325602,"journal":{"name":"2022 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA)","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-10-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"DFT Architecture for Click-Based Bundled-Data Asynchronous Circuits\",\"authors\":\"Ruimin Zhu, Zeyang Xu, Yuhao Huang, Shanlin Xiao, Zhiyi Yu\",\"doi\":\"10.1109/ICTA56932.2022.9963092\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Event-driven asynchronous circuits are gaining attention because of their low power consumption and robustness. Among asynchronous circuits, the Bundled data (BD) circuit used by Loihi has attracted attention because it can obtain a similar area as a synchronous circuit. Click circuit is a mainstream BD circuit, but due to the lack of DFT (Design For Test) architecture, the Click-based asynchronous circuit cannot be widely used. This paper proposes a DFT architecture suitable for BD circuits, which can be accomplished using traditional EDA tools rather than developing new ones. This paper verifies the proposed DFT architecture on a five-stage pipeline processor based on the RISC-V instruction set. The result is 99.62% coverage for stuck-at faults, 1.8398% area overhead, and 6.2259% power overhead.\",\"PeriodicalId\":325602,\"journal\":{\"name\":\"2022 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA)\",\"volume\":\"26 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-10-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICTA56932.2022.9963092\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE International Conference on Integrated Circuits, Technologies and Applications (ICTA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICTA56932.2022.9963092","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

事件驱动异步电路由于其低功耗和鲁棒性而受到越来越多的关注。在异步电路中,Loihi使用的捆绑数据(BD)电路因其可以获得与同步电路相似的面积而受到关注。Click电路是一种主流的BD电路,但由于缺乏DFT (Design For Test)架构,基于Click的异步电路无法得到广泛应用。本文提出了一种适用于双相电路的DFT体系结构,它可以使用传统的EDA工具来完成,而无需开发新的EDA工具。本文在基于RISC-V指令集的五级流水线处理器上验证了所提出的DFT架构。结果是99.62%的卡故障覆盖率、1.8398%的面积开销和6.2259%的功率开销。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
DFT Architecture for Click-Based Bundled-Data Asynchronous Circuits
Event-driven asynchronous circuits are gaining attention because of their low power consumption and robustness. Among asynchronous circuits, the Bundled data (BD) circuit used by Loihi has attracted attention because it can obtain a similar area as a synchronous circuit. Click circuit is a mainstream BD circuit, but due to the lack of DFT (Design For Test) architecture, the Click-based asynchronous circuit cannot be widely used. This paper proposes a DFT architecture suitable for BD circuits, which can be accomplished using traditional EDA tools rather than developing new ones. This paper verifies the proposed DFT architecture on a five-stage pipeline processor based on the RISC-V instruction set. The result is 99.62% coverage for stuck-at faults, 1.8398% area overhead, and 6.2259% power overhead.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A 4.2-to-5.6 GHz Transformer-Based PMOS-only Stacked-gm VCO in 28-nm CMOS A 0.58-pJ/bit 56-Gb/s PAM-4 Optical Receiver Frontend with an Envelope Tracker for Co-Packaged Optics in 40-nm CMOS CVD Monolayer tungsten-based PMOS Transistor with high performance at Vds = -1 V A 1000 fps Spiking Neural Network Tracking Algorithm for On-Chip Processing of Dynamic Vision Sensor Data Hardware Based RISC-V Instruction Set Randomization
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1